2007-07-10 05:06:53 +08:00
|
|
|
/*
|
2015-05-08 01:35:55 +08:00
|
|
|
* Copyright 2004-2007, 2010-2015 Freescale Semiconductor, Inc.
|
2008-07-05 16:02:50 +08:00
|
|
|
* Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
|
|
|
|
* MA 02110-1301, USA.
|
2007-07-10 05:06:53 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARCH_MXC_H__
|
|
|
|
#define __ASM_ARCH_MXC_H__
|
|
|
|
|
2010-10-21 21:18:59 +08:00
|
|
|
#include <linux/types.h>
|
|
|
|
|
2007-07-10 05:06:53 +08:00
|
|
|
#ifndef __ASM_ARCH_MXC_HARDWARE_H__
|
|
|
|
#error "Do not include directly."
|
|
|
|
#endif
|
|
|
|
|
2009-02-06 22:38:22 +08:00
|
|
|
#define MXC_CPU_MX1 1
|
|
|
|
#define MXC_CPU_MX21 21
|
2009-06-04 17:32:12 +08:00
|
|
|
#define MXC_CPU_MX25 25
|
2009-02-06 22:38:22 +08:00
|
|
|
#define MXC_CPU_MX27 27
|
|
|
|
#define MXC_CPU_MX31 31
|
|
|
|
#define MXC_CPU_MX35 35
|
2010-02-05 04:09:40 +08:00
|
|
|
#define MXC_CPU_MX51 51
|
2010-11-16 01:29:59 +08:00
|
|
|
#define MXC_CPU_MX53 53
|
2013-08-13 16:59:28 +08:00
|
|
|
#define MXC_CPU_IMX6SL 0x60
|
2013-04-01 22:13:32 +08:00
|
|
|
#define MXC_CPU_IMX6DL 0x61
|
2014-05-13 21:46:16 +08:00
|
|
|
#define MXC_CPU_IMX6SX 0x62
|
2013-04-01 22:13:32 +08:00
|
|
|
#define MXC_CPU_IMX6Q 0x63
|
2015-07-10 02:09:41 +08:00
|
|
|
#define MXC_CPU_IMX6UL 0x64
|
2017-06-07 01:50:42 +08:00
|
|
|
#define MXC_CPU_IMX6ULL 0x65
|
2018-09-30 11:32:26 +08:00
|
|
|
/* virtual cpu id for i.mx6ulz */
|
|
|
|
#define MXC_CPU_IMX6ULZ 0x6b
|
2018-03-08 17:34:55 +08:00
|
|
|
#define MXC_CPU_IMX6SLL 0x67
|
2015-05-08 01:35:55 +08:00
|
|
|
#define MXC_CPU_IMX7D 0x72
|
2018-11-10 23:13:04 +08:00
|
|
|
#define MXC_CPU_IMX7ULP 0xff
|
2009-02-06 22:38:22 +08:00
|
|
|
|
2014-09-17 11:11:45 +08:00
|
|
|
#define IMX_DDR_TYPE_LPDDR2 1
|
|
|
|
|
2009-02-06 22:38:22 +08:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
extern unsigned int __mxc_cpu_type;
|
2009-01-26 23:34:52 +08:00
|
|
|
|
2014-07-03 22:22:54 +08:00
|
|
|
#ifdef CONFIG_SOC_IMX6SL
|
2013-10-17 10:07:09 +08:00
|
|
|
static inline bool cpu_is_imx6sl(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6SL;
|
|
|
|
}
|
2014-07-03 22:22:54 +08:00
|
|
|
#else
|
|
|
|
static inline bool cpu_is_imx6sl(void)
|
|
|
|
{
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
#endif
|
2013-10-17 10:07:09 +08:00
|
|
|
|
2013-04-01 22:13:32 +08:00
|
|
|
static inline bool cpu_is_imx6dl(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6DL;
|
|
|
|
}
|
|
|
|
|
2014-05-13 21:46:16 +08:00
|
|
|
static inline bool cpu_is_imx6sx(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6SX;
|
|
|
|
}
|
|
|
|
|
2015-07-10 02:09:41 +08:00
|
|
|
static inline bool cpu_is_imx6ul(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6UL;
|
|
|
|
}
|
|
|
|
|
2017-06-07 01:50:42 +08:00
|
|
|
static inline bool cpu_is_imx6ull(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6ULL;
|
|
|
|
}
|
|
|
|
|
2018-09-30 11:32:26 +08:00
|
|
|
static inline bool cpu_is_imx6ulz(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6ULZ;
|
|
|
|
}
|
|
|
|
|
2018-03-08 17:34:55 +08:00
|
|
|
static inline bool cpu_is_imx6sll(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6SLL;
|
|
|
|
}
|
|
|
|
|
2013-04-01 22:13:32 +08:00
|
|
|
static inline bool cpu_is_imx6q(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6Q;
|
|
|
|
}
|
2010-10-21 21:18:59 +08:00
|
|
|
|
2015-05-08 01:35:55 +08:00
|
|
|
static inline bool cpu_is_imx7d(void)
|
|
|
|
{
|
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX7D;
|
|
|
|
}
|
|
|
|
|
2010-10-21 21:18:59 +08:00
|
|
|
struct cpu_op {
|
|
|
|
u32 cpu_rate;
|
|
|
|
};
|
|
|
|
|
2011-10-09 17:42:15 +08:00
|
|
|
int tzic_enable_wake(void);
|
2011-03-22 05:30:37 +08:00
|
|
|
|
2010-10-21 21:18:59 +08:00
|
|
|
extern struct cpu_op *(*get_cpu_op)(int *op);
|
|
|
|
#endif
|
|
|
|
|
2016-01-28 00:59:35 +08:00
|
|
|
#define imx_readl readl_relaxed
|
|
|
|
#define imx_readw readw_relaxed
|
|
|
|
#define imx_writel writel_relaxed
|
|
|
|
#define imx_writew writew_relaxed
|
|
|
|
|
2008-03-28 17:59:08 +08:00
|
|
|
#endif /* __ASM_ARCH_MXC_H__ */
|