2013-12-18 22:23:38 +08:00
|
|
|
#ifndef __SDHCI_PCI_H
|
|
|
|
#define __SDHCI_PCI_H
|
|
|
|
|
|
|
|
/*
|
2017-05-16 05:44:17 +08:00
|
|
|
* PCI device IDs, sub IDs
|
2013-12-18 22:23:38 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define PCI_DEVICE_ID_INTEL_PCH_SDIO0 0x8809
|
|
|
|
#define PCI_DEVICE_ID_INTEL_PCH_SDIO1 0x880a
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BYT_EMMC 0x0f14
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BYT_SDIO 0x0f15
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BYT_SD 0x0f16
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BYT_EMMC2 0x0f50
|
2014-08-20 18:27:44 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_BSW_EMMC 0x2294
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BSW_SDIO 0x2295
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BSW_SD 0x2296
|
2016-07-12 19:03:42 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_MRFLD_MMC 0x1190
|
2013-12-18 22:23:38 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_CLV_SDIO0 0x08f9
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CLV_SDIO1 0x08fa
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CLV_SDIO2 0x08fb
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CLV_EMMC0 0x08e5
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CLV_EMMC1 0x08e6
|
2014-06-24 21:56:36 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_QRK_SD 0x08A7
|
2015-01-05 20:47:58 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_SPT_EMMC 0x9d2b
|
|
|
|
#define PCI_DEVICE_ID_INTEL_SPT_SDIO 0x9d2c
|
|
|
|
#define PCI_DEVICE_ID_INTEL_SPT_SD 0x9d2d
|
2015-10-06 15:26:21 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_DNV_EMMC 0x19db
|
2017-09-18 20:17:05 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_CDF_EMMC 0x18db
|
2015-10-21 16:15:45 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_BXT_SD 0x0aca
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BXT_EMMC 0x0acc
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BXT_SDIO 0x0ad0
|
2016-04-04 17:40:37 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_BXTM_SD 0x1aca
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BXTM_EMMC 0x1acc
|
|
|
|
#define PCI_DEVICE_ID_INTEL_BXTM_SDIO 0x1ad0
|
2015-10-21 16:15:45 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_APL_SD 0x5aca
|
|
|
|
#define PCI_DEVICE_ID_INTEL_APL_EMMC 0x5acc
|
|
|
|
#define PCI_DEVICE_ID_INTEL_APL_SDIO 0x5ad0
|
2016-11-22 17:03:37 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_GLK_SD 0x31ca
|
|
|
|
#define PCI_DEVICE_ID_INTEL_GLK_EMMC 0x31cc
|
|
|
|
#define PCI_DEVICE_ID_INTEL_GLK_SDIO 0x31d0
|
2017-06-01 17:10:07 +08:00
|
|
|
#define PCI_DEVICE_ID_INTEL_CNP_EMMC 0x9dc4
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CNP_SD 0x9df5
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CNPH_SD 0xa375
|
2013-12-18 22:23:38 +08:00
|
|
|
|
2017-05-16 05:44:17 +08:00
|
|
|
#define PCI_DEVICE_ID_SYSKONNECT_8000 0x8000
|
|
|
|
#define PCI_DEVICE_ID_VIA_95D0 0x95d0
|
|
|
|
#define PCI_DEVICE_ID_REALTEK_5250 0x5250
|
|
|
|
|
|
|
|
#define PCI_SUBDEVICE_ID_NI_7884 0x7884
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PCI device class and mask
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define SYSTEM_SDHCI (PCI_CLASS_SYSTEM_SDHCI << 8)
|
|
|
|
#define PCI_CLASS_MASK 0xFFFF00
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Macros for PCI device-description
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define _PCI_VEND(vend) PCI_VENDOR_ID_##vend
|
|
|
|
#define _PCI_DEV(vend, dev) PCI_DEVICE_ID_##vend##_##dev
|
|
|
|
#define _PCI_SUBDEV(subvend, subdev) PCI_SUBDEVICE_ID_##subvend##_##subdev
|
|
|
|
|
|
|
|
#define SDHCI_PCI_DEVICE(vend, dev, cfg) { \
|
|
|
|
.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
|
|
|
|
.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
|
|
|
|
.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define SDHCI_PCI_SUBDEVICE(vend, dev, subvend, subdev, cfg) { \
|
|
|
|
.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
|
|
|
|
.subvendor = _PCI_VEND(subvend), \
|
|
|
|
.subdevice = _PCI_SUBDEV(subvend, subdev), \
|
|
|
|
.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define SDHCI_PCI_DEVICE_CLASS(vend, cl, cl_msk, cfg) { \
|
|
|
|
.vendor = _PCI_VEND(vend), .device = PCI_ANY_ID, \
|
|
|
|
.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
|
|
|
|
.class = (cl), .class_mask = (cl_msk), \
|
|
|
|
.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
|
|
|
|
}
|
|
|
|
|
2013-12-18 22:23:38 +08:00
|
|
|
/*
|
|
|
|
* PCI registers
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PCI_SDHCI_IFPIO 0x00
|
|
|
|
#define PCI_SDHCI_IFDMA 0x01
|
|
|
|
#define PCI_SDHCI_IFVENDOR 0x02
|
|
|
|
|
|
|
|
#define PCI_SLOT_INFO 0x40 /* 8 bits */
|
|
|
|
#define PCI_SLOT_INFO_SLOTS(x) ((x >> 4) & 7)
|
|
|
|
#define PCI_SLOT_INFO_FIRST_BAR_MASK 0x07
|
|
|
|
|
|
|
|
#define MAX_SLOTS 8
|
|
|
|
|
|
|
|
struct sdhci_pci_chip;
|
|
|
|
struct sdhci_pci_slot;
|
|
|
|
|
|
|
|
struct sdhci_pci_fixes {
|
|
|
|
unsigned int quirks;
|
|
|
|
unsigned int quirks2;
|
|
|
|
bool allow_runtime_pm;
|
2014-01-13 15:49:16 +08:00
|
|
|
bool own_cd_for_runtime_pm;
|
2013-12-18 22:23:38 +08:00
|
|
|
|
|
|
|
int (*probe) (struct sdhci_pci_chip *);
|
|
|
|
|
|
|
|
int (*probe_slot) (struct sdhci_pci_slot *);
|
2017-03-21 01:50:48 +08:00
|
|
|
int (*add_host) (struct sdhci_pci_slot *);
|
2013-12-18 22:23:38 +08:00
|
|
|
void (*remove_slot) (struct sdhci_pci_slot *, int);
|
|
|
|
|
2017-03-21 01:50:50 +08:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
2013-12-18 22:23:38 +08:00
|
|
|
int (*suspend) (struct sdhci_pci_chip *);
|
|
|
|
int (*resume) (struct sdhci_pci_chip *);
|
2017-03-21 01:50:50 +08:00
|
|
|
#endif
|
2017-03-21 01:50:52 +08:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
int (*runtime_suspend) (struct sdhci_pci_chip *);
|
|
|
|
int (*runtime_resume) (struct sdhci_pci_chip *);
|
|
|
|
#endif
|
2016-10-05 17:11:23 +08:00
|
|
|
|
|
|
|
const struct sdhci_ops *ops;
|
2017-03-21 01:50:33 +08:00
|
|
|
size_t priv_size;
|
2013-12-18 22:23:38 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct sdhci_pci_slot {
|
|
|
|
struct sdhci_pci_chip *chip;
|
|
|
|
struct sdhci_host *host;
|
|
|
|
struct sdhci_pci_data *data;
|
|
|
|
|
|
|
|
int rst_n_gpio;
|
|
|
|
int cd_gpio;
|
|
|
|
int cd_irq;
|
|
|
|
|
2014-09-24 15:27:31 +08:00
|
|
|
int cd_idx;
|
|
|
|
bool cd_override_level;
|
|
|
|
|
2013-12-18 22:23:38 +08:00
|
|
|
void (*hw_reset)(struct sdhci_host *host);
|
2017-03-21 01:50:33 +08:00
|
|
|
unsigned long private[0] ____cacheline_aligned;
|
2013-12-18 22:23:38 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct sdhci_pci_chip {
|
|
|
|
struct pci_dev *pdev;
|
|
|
|
|
|
|
|
unsigned int quirks;
|
|
|
|
unsigned int quirks2;
|
|
|
|
bool allow_runtime_pm;
|
2017-03-21 01:50:32 +08:00
|
|
|
bool pm_retune;
|
|
|
|
bool rpm_retune;
|
2013-12-18 22:23:38 +08:00
|
|
|
const struct sdhci_pci_fixes *fixes;
|
|
|
|
|
|
|
|
int num_slots; /* Slots on controller */
|
|
|
|
struct sdhci_pci_slot *slots[MAX_SLOTS]; /* Pointers to host slots */
|
|
|
|
};
|
|
|
|
|
2017-03-21 01:50:33 +08:00
|
|
|
static inline void *sdhci_pci_priv(struct sdhci_pci_slot *slot)
|
|
|
|
{
|
|
|
|
return (void *)slot->private;
|
|
|
|
}
|
|
|
|
|
2017-03-21 01:50:51 +08:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
int sdhci_pci_resume_host(struct sdhci_pci_chip *chip);
|
|
|
|
#endif
|
|
|
|
|
2013-12-18 22:23:38 +08:00
|
|
|
#endif /* __SDHCI_PCI_H */
|