2011-09-06 15:05:25 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2011 Linaro Ltd.
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
2012-04-24 14:19:13 +08:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clkdev.h>
|
2013-01-08 14:25:14 +08:00
|
|
|
#include <linux/cpu.h>
|
2011-12-09 07:51:26 +08:00
|
|
|
#include <linux/delay.h>
|
2012-05-22 06:50:30 +08:00
|
|
|
#include <linux/export.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <linux/init.h>
|
2011-12-09 07:51:26 +08:00
|
|
|
#include <linux/io.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <linux/irq.h>
|
2012-11-06 06:18:28 +08:00
|
|
|
#include <linux/irqchip.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <linux/of.h>
|
2011-12-09 07:51:26 +08:00
|
|
|
#include <linux/of_address.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_platform.h>
|
2013-01-08 14:25:14 +08:00
|
|
|
#include <linux/opp.h>
|
2011-12-14 09:26:47 +08:00
|
|
|
#include <linux/phy.h>
|
2012-09-05 10:57:15 +08:00
|
|
|
#include <linux/regmap.h>
|
2011-12-14 09:26:47 +08:00
|
|
|
#include <linux/micrel_phy.h>
|
2012-09-05 10:57:15 +08:00
|
|
|
#include <linux/mfd/syscon.h>
|
2012-01-11 03:44:19 +08:00
|
|
|
#include <asm/smp_twd.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
|
|
#include <asm/mach/arch.h>
|
2013-01-17 16:37:42 +08:00
|
|
|
#include <asm/mach/map.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
#include <asm/mach/time.h>
|
2012-03-29 01:30:01 +08:00
|
|
|
#include <asm/system_misc.h>
|
2011-09-06 15:05:25 +08:00
|
|
|
|
2012-09-13 21:01:00 +08:00
|
|
|
#include "common.h"
|
2012-09-13 21:12:50 +08:00
|
|
|
#include "cpuidle.h"
|
2012-09-14 14:14:45 +08:00
|
|
|
#include "hardware.h"
|
2012-05-22 06:50:30 +08:00
|
|
|
|
2012-10-23 19:00:39 +08:00
|
|
|
#define IMX6Q_ANALOG_DIGPROG 0x260
|
|
|
|
|
|
|
|
static int imx6q_revision(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
void __iomem *base;
|
|
|
|
static u32 rev;
|
|
|
|
|
|
|
|
if (!rev) {
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
|
|
|
|
if (!np)
|
|
|
|
return IMX_CHIP_REVISION_UNKNOWN;
|
|
|
|
base = of_iomap(np, 0);
|
|
|
|
if (!base) {
|
|
|
|
of_node_put(np);
|
|
|
|
return IMX_CHIP_REVISION_UNKNOWN;
|
|
|
|
}
|
|
|
|
rev = readl_relaxed(base + IMX6Q_ANALOG_DIGPROG);
|
|
|
|
iounmap(base);
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (rev & 0xff) {
|
|
|
|
case 0:
|
|
|
|
return IMX_CHIP_REVISION_1_0;
|
|
|
|
case 1:
|
|
|
|
return IMX_CHIP_REVISION_1_1;
|
|
|
|
case 2:
|
|
|
|
return IMX_CHIP_REVISION_1_2;
|
|
|
|
default:
|
|
|
|
return IMX_CHIP_REVISION_UNKNOWN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-12-09 07:51:26 +08:00
|
|
|
void imx6q_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
void __iomem *wdog_base;
|
|
|
|
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
|
|
|
|
wdog_base = of_iomap(np, 0);
|
|
|
|
if (!wdog_base)
|
|
|
|
goto soft;
|
|
|
|
|
|
|
|
imx_src_prepare_restart();
|
|
|
|
|
|
|
|
/* enable wdog */
|
|
|
|
writew_relaxed(1 << 2, wdog_base);
|
|
|
|
/* write twice to ensure the request will not get ignored */
|
|
|
|
writew_relaxed(1 << 2, wdog_base);
|
|
|
|
|
|
|
|
/* wait for reset to assert ... */
|
|
|
|
mdelay(500);
|
|
|
|
|
|
|
|
pr_err("Watchdog reset failed to assert reset\n");
|
|
|
|
|
|
|
|
/* delay to allow the serial port to show the message */
|
|
|
|
mdelay(50);
|
|
|
|
|
|
|
|
soft:
|
|
|
|
/* we'll take a jump through zero as a poor second */
|
|
|
|
soft_restart(0);
|
|
|
|
}
|
|
|
|
|
2011-12-14 09:26:47 +08:00
|
|
|
/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
|
|
|
|
static int ksz9021rn_phy_fixup(struct phy_device *phydev)
|
|
|
|
{
|
2012-08-16 15:42:50 +08:00
|
|
|
if (IS_BUILTIN(CONFIG_PHYLIB)) {
|
2012-05-08 21:39:33 +08:00
|
|
|
/* min rx data delay */
|
|
|
|
phy_write(phydev, 0x0b, 0x8105);
|
|
|
|
phy_write(phydev, 0x0c, 0x0000);
|
2011-12-14 09:26:47 +08:00
|
|
|
|
2012-05-08 21:39:33 +08:00
|
|
|
/* max rx/tx clock delay, min rx/tx control delay */
|
|
|
|
phy_write(phydev, 0x0b, 0x8104);
|
|
|
|
phy_write(phydev, 0x0c, 0xf0f0);
|
|
|
|
phy_write(phydev, 0x0b, 0x104);
|
|
|
|
}
|
2011-12-14 09:26:47 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-04-24 14:19:13 +08:00
|
|
|
static void __init imx6q_sabrelite_cko1_setup(void)
|
|
|
|
{
|
|
|
|
struct clk *cko1_sel, *ahb, *cko1;
|
|
|
|
unsigned long rate;
|
|
|
|
|
|
|
|
cko1_sel = clk_get_sys(NULL, "cko1_sel");
|
|
|
|
ahb = clk_get_sys(NULL, "ahb");
|
|
|
|
cko1 = clk_get_sys(NULL, "cko1");
|
|
|
|
if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
|
|
|
|
pr_err("cko1 setup failed!\n");
|
|
|
|
goto put_clk;
|
|
|
|
}
|
|
|
|
clk_set_parent(cko1_sel, ahb);
|
|
|
|
rate = clk_round_rate(cko1, 16000000);
|
|
|
|
clk_set_rate(cko1, rate);
|
|
|
|
put_clk:
|
|
|
|
if (!IS_ERR(cko1_sel))
|
|
|
|
clk_put(cko1_sel);
|
|
|
|
if (!IS_ERR(ahb))
|
|
|
|
clk_put(ahb);
|
|
|
|
if (!IS_ERR(cko1))
|
|
|
|
clk_put(cko1);
|
|
|
|
}
|
|
|
|
|
2012-04-27 15:02:59 +08:00
|
|
|
static void __init imx6q_sabrelite_init(void)
|
|
|
|
{
|
2012-08-16 15:42:50 +08:00
|
|
|
if (IS_BUILTIN(CONFIG_PHYLIB))
|
2012-05-08 21:39:33 +08:00
|
|
|
phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
|
2012-04-27 15:02:59 +08:00
|
|
|
ksz9021rn_phy_fixup);
|
2012-04-24 14:19:13 +08:00
|
|
|
imx6q_sabrelite_cko1_setup();
|
2012-04-27 15:02:59 +08:00
|
|
|
}
|
|
|
|
|
2012-10-31 02:25:22 +08:00
|
|
|
static void __init imx6q_1588_init(void)
|
|
|
|
{
|
|
|
|
struct regmap *gpr;
|
|
|
|
|
|
|
|
gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
|
|
|
|
if (!IS_ERR(gpr))
|
|
|
|
regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
|
|
|
|
else
|
|
|
|
pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
|
|
|
|
|
|
|
|
}
|
2012-07-12 10:25:24 +08:00
|
|
|
static void __init imx6q_usb_init(void)
|
|
|
|
{
|
2012-09-05 10:57:15 +08:00
|
|
|
struct regmap *anatop;
|
2012-07-12 10:25:24 +08:00
|
|
|
|
|
|
|
#define HW_ANADIG_USB1_CHRG_DETECT 0x000001b0
|
|
|
|
#define HW_ANADIG_USB2_CHRG_DETECT 0x00000210
|
|
|
|
|
|
|
|
#define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x00100000
|
|
|
|
#define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x00080000
|
|
|
|
|
2012-09-05 10:57:15 +08:00
|
|
|
anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
|
|
|
|
if (!IS_ERR(anatop)) {
|
|
|
|
/*
|
|
|
|
* The external charger detector needs to be disabled,
|
|
|
|
* or the signal at DP will be poor
|
|
|
|
*/
|
|
|
|
regmap_write(anatop, HW_ANADIG_USB1_CHRG_DETECT,
|
|
|
|
BM_ANADIG_USB_CHRG_DETECT_EN_B
|
|
|
|
| BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
|
|
|
|
regmap_write(anatop, HW_ANADIG_USB2_CHRG_DETECT,
|
|
|
|
BM_ANADIG_USB_CHRG_DETECT_EN_B |
|
|
|
|
BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
|
|
|
|
} else {
|
|
|
|
pr_warn("failed to find fsl,imx6q-anatop regmap\n");
|
|
|
|
}
|
2012-07-12 10:25:24 +08:00
|
|
|
}
|
|
|
|
|
2011-09-06 15:05:25 +08:00
|
|
|
static void __init imx6q_init_machine(void)
|
|
|
|
{
|
2011-12-14 09:26:47 +08:00
|
|
|
if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
|
2012-04-27 15:02:59 +08:00
|
|
|
imx6q_sabrelite_init();
|
2011-12-14 09:26:47 +08:00
|
|
|
|
2011-09-06 15:05:25 +08:00
|
|
|
of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
|
|
|
|
|
|
|
|
imx6q_pm_init();
|
2012-07-12 10:25:24 +08:00
|
|
|
imx6q_usb_init();
|
2012-10-31 02:25:22 +08:00
|
|
|
imx6q_1588_init();
|
2011-09-06 15:05:25 +08:00
|
|
|
}
|
|
|
|
|
2013-01-08 14:25:14 +08:00
|
|
|
#define OCOTP_CFG3 0x440
|
|
|
|
#define OCOTP_CFG3_SPEED_SHIFT 16
|
|
|
|
#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
|
|
|
|
|
|
|
|
static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
void __iomem *base;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
|
|
|
|
if (!np) {
|
|
|
|
pr_warn("failed to find ocotp node\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
base = of_iomap(np, 0);
|
|
|
|
if (!base) {
|
|
|
|
pr_warn("failed to map ocotp\n");
|
|
|
|
goto put_node;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = readl_relaxed(base + OCOTP_CFG3);
|
|
|
|
val >>= OCOTP_CFG3_SPEED_SHIFT;
|
|
|
|
if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
|
|
|
|
if (opp_disable(cpu_dev, 1200000000))
|
|
|
|
pr_warn("failed to disable 1.2 GHz OPP\n");
|
|
|
|
|
|
|
|
put_node:
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init imx6q_opp_init(struct device *cpu_dev)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
np = of_find_node_by_path("/cpus/cpu@0");
|
|
|
|
if (!np) {
|
|
|
|
pr_warn("failed to find cpu0 node\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_dev->of_node = np;
|
|
|
|
if (of_init_opp_table(cpu_dev)) {
|
|
|
|
pr_warn("failed to init OPP table\n");
|
|
|
|
goto put_node;
|
|
|
|
}
|
|
|
|
|
|
|
|
imx6q_opp_check_1p2ghz(cpu_dev);
|
|
|
|
|
|
|
|
put_node:
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
struct platform_device imx6q_cpufreq_pdev = {
|
|
|
|
.name = "imx6q-cpufreq",
|
|
|
|
};
|
|
|
|
|
2012-05-22 06:50:30 +08:00
|
|
|
static void __init imx6q_init_late(void)
|
|
|
|
{
|
2012-12-04 22:55:15 +08:00
|
|
|
/*
|
|
|
|
* WAIT mode is broken on TO 1.0 and 1.1, so there is no point
|
|
|
|
* to run cpuidle on them.
|
|
|
|
*/
|
|
|
|
if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
|
|
|
|
imx6q_cpuidle_init();
|
2013-01-08 14:25:14 +08:00
|
|
|
|
|
|
|
if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
|
|
|
|
imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
|
|
|
|
platform_device_register(&imx6q_cpufreq_pdev);
|
|
|
|
}
|
2012-05-22 06:50:30 +08:00
|
|
|
}
|
|
|
|
|
2011-09-06 15:05:25 +08:00
|
|
|
static void __init imx6q_map_io(void)
|
|
|
|
{
|
2013-01-17 16:37:42 +08:00
|
|
|
debug_ll_io_init();
|
2011-09-06 15:05:25 +08:00
|
|
|
imx_scu_map_io();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init imx6q_init_irq(void)
|
|
|
|
{
|
|
|
|
l2x0_of_init(0, ~0UL);
|
|
|
|
imx_src_init();
|
|
|
|
imx_gpc_init();
|
2012-11-06 06:18:28 +08:00
|
|
|
irqchip_init();
|
2011-09-06 15:05:25 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __init imx6q_timer_init(void)
|
|
|
|
{
|
|
|
|
mx6q_clocks_init();
|
2012-01-11 03:44:19 +08:00
|
|
|
twd_local_timer_of_register();
|
2012-10-23 19:00:39 +08:00
|
|
|
imx_print_silicon_rev("i.MX6Q", imx6q_revision());
|
2011-09-06 15:05:25 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const char *imx6q_dt_compat[] __initdata = {
|
2012-02-17 19:07:00 +08:00
|
|
|
"fsl,imx6q",
|
2011-09-06 15:05:25 +08:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
|
2011-09-08 20:15:22 +08:00
|
|
|
.smp = smp_ops(imx_smp_ops),
|
2011-09-06 15:05:25 +08:00
|
|
|
.map_io = imx6q_map_io,
|
|
|
|
.init_irq = imx6q_init_irq,
|
2012-11-09 03:40:59 +08:00
|
|
|
.init_time = imx6q_timer_init,
|
2011-09-06 15:05:25 +08:00
|
|
|
.init_machine = imx6q_init_machine,
|
2012-05-22 06:50:30 +08:00
|
|
|
.init_late = imx6q_init_late,
|
2011-09-06 15:05:25 +08:00
|
|
|
.dt_compat = imx6q_dt_compat,
|
2011-12-09 07:51:26 +08:00
|
|
|
.restart = imx6q_restart,
|
2011-09-06 15:05:25 +08:00
|
|
|
MACHINE_END
|