2019-05-30 07:57:59 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2011-03-15 14:53:21 +08:00
|
|
|
/*
|
|
|
|
* Audio and Music Data Transmission Protocol (IEC 61883-6) streams
|
|
|
|
* with Common Isochronous Packet (IEC 61883-1) headers
|
|
|
|
*
|
|
|
|
* Copyright (c) Clemens Ladisch <clemens@ladisch.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/firewire.h>
|
2019-10-18 14:19:11 +08:00
|
|
|
#include <linux/firewire-constants.h>
|
2011-03-15 14:53:21 +08:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <sound/pcm.h>
|
2014-04-25 21:44:52 +08:00
|
|
|
#include <sound/pcm_params.h>
|
2015-09-19 10:21:54 +08:00
|
|
|
#include "amdtp-stream.h"
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
#define TICKS_PER_CYCLE 3072
|
|
|
|
#define CYCLES_PER_SECOND 8000
|
|
|
|
#define TICKS_PER_SECOND (TICKS_PER_CYCLE * CYCLES_PER_SECOND)
|
|
|
|
|
2020-05-08 12:36:27 +08:00
|
|
|
#define OHCI_MAX_SECOND 8
|
|
|
|
|
ALSA: firewire-lib: add tracepoints to dump a part of isochronous packet data
When audio and music units have some quirks in their sequence of packet,
it's really hard for non-owners to identify the quirks. Although developers
need dumps for sequence of packets, it's difficult for users who have no
knowledges and no equipments for this purpose.
This commit adds tracepoints for this situation. When users encounter
the issue, they can dump a part of packet data via Linux tracing framework
as long as using drivers in ALSA firewire stack.
Additionally, tracepoints for outgoing packets will be our help to check
and debug packet processing of ALSA firewire stack.
This commit newly adds 'snd_firewire_lib' subsystem with 'in_packet' and
'out_packet' events. In the events, some attributes of packets and the
index of packet managed by this module are recorded per packet.
This is an usage:
$ trace-cmd record -e snd_firewire_lib:out_packet \
-e snd_firewire_lib:in_packet
/sys/kernel/tracing/events/snd_firewire_lib/out_packet/filter
/sys/kernel/tracing/events/snd_firewire_lib/in_packet/filter
Hit Ctrl^C to stop recording
^C
$ trace-cmd report trace.dat
...
23647.033934: in_packet: 01 4073 ffc0 ffc1 00 000f0040 9001b2d1 122 44
23647.033936: in_packet: 01 4074 ffc0 ffc1 00 000f0048 9001c83b 122 45
23647.033937: in_packet: 01 4075 ffc0 ffc1 00 000f0050 9001ffff 002 46
23647.033938: in_packet: 01 4076 ffc0 ffc1 00 000f0050 9001e1a6 122 47
23647.035426: out_packet: 01 4123 ffc1 ffc0 01 010f00d0 9001fb40 122 17
23647.035428: out_packet: 01 4124 ffc1 ffc0 01 010f00d8 9001ffff 002 18
23647.035429: out_packet: 01 4125 ffc1 ffc0 01 010f00d8 900114aa 122 19
23647.035430: out_packet: 01 4126 ffc1 ffc0 01 010f00e0 90012a15 122 20
(Here, some common fields are omitted so that a line to be within 80
characters.)
...
One line represent one packet. The legend for the last nine fields is:
- The second of cycle scheduled for the packet
- The count of cycle scheduled for the packet
- The ID of node as source (hex)
- Some devices transfer packets with invalid source node ID in their CIP
header.
- The ID of node as destination (hex)
- The value is not in CIP header of packets.
- The value of isochronous channel
- The first quadlet of CIP header (hex)
- The second quadlet of CIP header (hex)
- The number of included quadlets
- The index of packet in a buffer maintained by this module
This is an example to parse these lines from text file by Python3 script:
\#!/usr/bin/env python3
import sys
def parse_ts(second, cycle, syt):
offset = syt & 0xfff
syt >>= 12
if cycle & 0x0f > syt:
cycle += 0x10
cycle &= 0x1ff0
cycle |= syt
second += cycle // 8000
cycle %= 8000
# In CYCLE_TIMER of 1394 OHCI, second is represented in 8 bit.
second %= 128
return (second, cycle, offset)
def calc_ts(second, cycle, offset):
ts = offset
ts += cycle * 3072
# In DMA descriptor of 1394 OHCI, second is represented in 3 bit.
ts += (second % 8) * 8000 * 3072
return ts
def subtract_ts(minuend, subtrahend):
# In DMA descriptor of 1394 OHCI, second is represented in 3 bit.
if minuend < subtrahend:
minuend += 8 * 8000 * 3072
return minuend - subtrahend
if len(sys.argv) != 2:
print('At least, one argument is required for packet dump.')
sys.exit()
filename = sys.argv[1]
data = []
prev = 0
with open(filename, 'r') as f:
for line in f:
pos = line.find('packet:')
if pos < 0:
continue
pos += len('packet:')
line = line[pos:].strip()
fields = line.split(' ')
datum = []
datum.append(fields[8])
syt = int(fields[6][4:], 16)
# Empty packet in IEC 61883-1, or NODATA in IEC 61883-6
if syt == 0xffff:
data_blocks = 0
else:
payload_size = int(fields[7], 10)
data_block_size = int(fields[5][2:4], 16)
data_blocks = (payload_size - 2) / data_block_size
datum.append(data_blocks)
second = int(fields[0], 10)
cycle = int(fields[1], 10)
start = (second << 25) | (cycle << 12)
datum.append('0x{0:08x}'.format(start))
start = calc_ts(second, cycle, 0)
datum.append("0x" + fields[5])
datum.append("0x" + fields[6])
if syt == 0xffff:
second = 0
cycle = 0
tick = 0
else:
second, cycle, tick = parse_ts(second, cycle, syt)
ts = calc_ts(second, cycle, tick)
datum.append(start)
datum.append(ts)
if ts == 0:
datum.append(0)
datum.append(0)
else:
# Usual case, or a case over 8 seconds.
if ts > start or start > 7 * 8000 * 3072:
datum.append(subtract_ts(ts, start))
if ts > prev or start > 7 * 8000 * 3072:
gap = subtract_ts(ts, prev)
datum.append(gap)
else:
datum.append('backward')
else:
datum.append('invalid')
prev = ts
data.append(datum)
sys.exit()
The data variable includes array with these elements:
- The index of the packet
- The number of data blocks in the packet
- The value of cycle count (hex)
- The value of CIP header 1 (hex)
- The value of CIP header 2 (hex)
- The value of cycle count (tick)
- The value of calculated presentation timestamp (tick)
- The offset between the cycle count and presentation timestamp
- The elapsed ticks from the previous presentation timestamp
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:46 +08:00
|
|
|
/* Always support Linux tracing subsystem. */
|
|
|
|
#define CREATE_TRACE_POINTS
|
|
|
|
#include "amdtp-stream-trace.h"
|
|
|
|
|
2015-02-21 10:50:17 +08:00
|
|
|
#define TRANSFER_DELAY_TICKS 0x2e00 /* 479.17 microseconds */
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2014-04-25 21:44:43 +08:00
|
|
|
/* isochronous header parameters */
|
|
|
|
#define ISO_DATA_LENGTH_SHIFT 16
|
ALSA: firewire-lib: add no-header packet processing
As long as investigating Fireface 400, IEC 61883-1/6 is not applied to
its packet streaming protocol. Remarks of the specific protocol are:
* Each packet doesn't include CIP headers.
* 64,0 and 128,0 kHz are supported.
* The device doesn't necessarily transmit 8,000 packets per second.
* 0, 1, 2, 3 are used as tag for rx isochronous packets, however 0 is
used for tx isochronous packets.
On the other hand, there's a common feature. The number of data blocks
transferred in a second is the same as sampling transmission frequency.
Current ALSA IEC 61883-1/6 engine already has a method to calculate it and
this driver can utilize it for rx packets, as well as tx packets.
This commit adds support for the transferring protocol. CIP_NO_HEADERS
flag is newly added. When this flag is set:
* Both of 0 (without CIP header) and 1 (with CIP header) are used as tag
to handle incoming isochronous packet.
* 0 (without CIP header) is used as tag to transfer outgoing isochronous
packet.
* Skip CIP header evaluation.
* Use unique way to calculate the quadlets of isochronous packet payload.
In ALSA PCM interface, 128.0 kHz is not supported, and the ALSA
IEC 61883-1/6 engine doesn't support 64.0 kHz. These modes are dropped.
The sequence of rx packet has a remarkable quirk about tag. This will be
described in later commits.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-03-31 21:06:07 +08:00
|
|
|
#define TAG_NO_CIP_HEADER 0
|
2011-03-15 14:53:21 +08:00
|
|
|
#define TAG_CIP 1
|
|
|
|
|
2014-04-25 21:44:43 +08:00
|
|
|
/* common isochronous packet header parameters */
|
2015-05-22 22:21:12 +08:00
|
|
|
#define CIP_EOH_SHIFT 31
|
|
|
|
#define CIP_EOH (1u << CIP_EOH_SHIFT)
|
2014-04-25 21:44:43 +08:00
|
|
|
#define CIP_EOH_MASK 0x80000000
|
2015-05-22 22:21:12 +08:00
|
|
|
#define CIP_SID_SHIFT 24
|
|
|
|
#define CIP_SID_MASK 0x3f000000
|
|
|
|
#define CIP_DBS_MASK 0x00ff0000
|
|
|
|
#define CIP_DBS_SHIFT 16
|
2017-03-22 20:30:16 +08:00
|
|
|
#define CIP_SPH_MASK 0x00000400
|
|
|
|
#define CIP_SPH_SHIFT 10
|
2015-05-22 22:21:12 +08:00
|
|
|
#define CIP_DBC_MASK 0x000000ff
|
|
|
|
#define CIP_FMT_SHIFT 24
|
2014-04-25 21:44:43 +08:00
|
|
|
#define CIP_FMT_MASK 0x3f000000
|
2015-05-22 22:21:12 +08:00
|
|
|
#define CIP_FDF_MASK 0x00ff0000
|
|
|
|
#define CIP_FDF_SHIFT 16
|
2014-04-25 21:44:43 +08:00
|
|
|
#define CIP_SYT_MASK 0x0000ffff
|
|
|
|
#define CIP_SYT_NO_INFO 0xffff
|
|
|
|
|
2015-09-19 10:21:56 +08:00
|
|
|
/* Audio and Music transfer protocol specific parameters */
|
2015-09-19 10:21:53 +08:00
|
|
|
#define CIP_FMT_AM 0x10
|
2014-04-25 21:44:46 +08:00
|
|
|
#define AMDTP_FDF_NO_DATA 0xff
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2019-05-22 22:17:07 +08:00
|
|
|
// For iso header, tstamp and 2 CIP header.
|
|
|
|
#define IR_CTX_HEADER_SIZE_CIP 16
|
|
|
|
// For iso header and tstamp.
|
|
|
|
#define IR_CTX_HEADER_SIZE_NO_CIP 8
|
2019-03-17 19:25:06 +08:00
|
|
|
#define HEADER_TSTAMP_MASK 0x0000ffff
|
2014-04-25 21:44:45 +08:00
|
|
|
|
2019-05-23 23:14:40 +08:00
|
|
|
#define IT_PKT_HEADER_SIZE_CIP 8 // For 2 CIP header.
|
|
|
|
#define IT_PKT_HEADER_SIZE_NO_CIP 0 // Nothing.
|
|
|
|
|
2012-05-14 04:03:09 +08:00
|
|
|
static void pcm_period_tasklet(unsigned long data);
|
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_init - initialize an AMDTP stream structure
|
|
|
|
* @s: the AMDTP stream to initialize
|
2011-03-15 14:53:21 +08:00
|
|
|
* @unit: the target of the stream
|
2014-04-25 21:44:44 +08:00
|
|
|
* @dir: the direction of stream
|
2011-03-15 14:53:21 +08:00
|
|
|
* @flags: the packet transmission method to use
|
2015-09-19 10:21:55 +08:00
|
|
|
* @fmt: the value of fmt field in CIP header
|
2019-07-22 11:37:09 +08:00
|
|
|
* @process_ctx_payloads: callback handler to process payloads of isoc context
|
2015-09-19 10:22:02 +08:00
|
|
|
* @protocol_size: the size to allocate newly for protocol
|
2011-03-15 14:53:21 +08:00
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
int amdtp_stream_init(struct amdtp_stream *s, struct fw_unit *unit,
|
2015-09-19 10:21:55 +08:00
|
|
|
enum amdtp_stream_direction dir, enum cip_flags flags,
|
2015-09-19 10:22:02 +08:00
|
|
|
unsigned int fmt,
|
2019-07-22 11:37:09 +08:00
|
|
|
amdtp_stream_process_ctx_payloads_t process_ctx_payloads,
|
2015-09-19 10:22:02 +08:00
|
|
|
unsigned int protocol_size)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2019-07-22 11:37:09 +08:00
|
|
|
if (process_ctx_payloads == NULL)
|
2015-09-19 10:22:02 +08:00
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
s->protocol = kzalloc(protocol_size, GFP_KERNEL);
|
|
|
|
if (!s->protocol)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2015-02-21 22:54:58 +08:00
|
|
|
s->unit = unit;
|
2014-04-25 21:44:44 +08:00
|
|
|
s->direction = dir;
|
2011-03-15 14:53:21 +08:00
|
|
|
s->flags = flags;
|
|
|
|
s->context = ERR_PTR(-1);
|
|
|
|
mutex_init(&s->mutex);
|
2012-05-14 04:03:09 +08:00
|
|
|
tasklet_init(&s->period_tasklet, pcm_period_tasklet, (unsigned long)s);
|
2011-03-15 14:57:24 +08:00
|
|
|
s->packet_index = 0;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2014-04-25 21:44:49 +08:00
|
|
|
init_waitqueue_head(&s->callback_wait);
|
|
|
|
s->callbacked = false;
|
|
|
|
|
2015-09-19 10:21:55 +08:00
|
|
|
s->fmt = fmt;
|
2019-07-22 11:37:09 +08:00
|
|
|
s->process_ctx_payloads = process_ctx_payloads;
|
2015-09-19 10:21:53 +08:00
|
|
|
|
2019-07-22 11:36:56 +08:00
|
|
|
if (dir == AMDTP_OUT_STREAM)
|
|
|
|
s->ctx_data.rx.syt_override = -1;
|
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_init);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_destroy - free stream resources
|
|
|
|
* @s: the AMDTP stream to destroy
|
2011-03-15 14:53:21 +08:00
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
void amdtp_stream_destroy(struct amdtp_stream *s)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2016-03-31 07:47:02 +08:00
|
|
|
/* Not initialized. */
|
|
|
|
if (s->protocol == NULL)
|
|
|
|
return;
|
|
|
|
|
2014-04-25 21:44:42 +08:00
|
|
|
WARN_ON(amdtp_stream_running(s));
|
2015-09-19 10:22:02 +08:00
|
|
|
kfree(s->protocol);
|
2011-03-15 14:53:21 +08:00
|
|
|
mutex_destroy(&s->mutex);
|
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_destroy);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2011-10-17 03:39:00 +08:00
|
|
|
const unsigned int amdtp_syt_intervals[CIP_SFC_COUNT] = {
|
2011-09-05 04:16:10 +08:00
|
|
|
[CIP_SFC_32000] = 8,
|
|
|
|
[CIP_SFC_44100] = 8,
|
|
|
|
[CIP_SFC_48000] = 8,
|
|
|
|
[CIP_SFC_88200] = 16,
|
|
|
|
[CIP_SFC_96000] = 16,
|
|
|
|
[CIP_SFC_176400] = 32,
|
|
|
|
[CIP_SFC_192000] = 32,
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL(amdtp_syt_intervals);
|
|
|
|
|
2014-05-27 23:14:36 +08:00
|
|
|
const unsigned int amdtp_rate_table[CIP_SFC_COUNT] = {
|
2014-04-25 21:44:59 +08:00
|
|
|
[CIP_SFC_32000] = 32000,
|
|
|
|
[CIP_SFC_44100] = 44100,
|
|
|
|
[CIP_SFC_48000] = 48000,
|
|
|
|
[CIP_SFC_88200] = 88200,
|
|
|
|
[CIP_SFC_96000] = 96000,
|
|
|
|
[CIP_SFC_176400] = 176400,
|
|
|
|
[CIP_SFC_192000] = 192000,
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL(amdtp_rate_table);
|
|
|
|
|
2018-10-01 03:11:49 +08:00
|
|
|
static int apply_constraint_to_size(struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct snd_interval *s = hw_param_interval(params, rule->var);
|
|
|
|
const struct snd_interval *r =
|
|
|
|
hw_param_interval_c(params, SNDRV_PCM_HW_PARAM_RATE);
|
2018-10-30 14:31:15 +08:00
|
|
|
struct snd_interval t = {0};
|
|
|
|
unsigned int step = 0;
|
2018-10-01 03:11:49 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < CIP_SFC_COUNT; ++i) {
|
2018-10-30 14:31:15 +08:00
|
|
|
if (snd_interval_test(r, amdtp_rate_table[i]))
|
|
|
|
step = max(step, amdtp_syt_intervals[i]);
|
2018-10-01 03:11:49 +08:00
|
|
|
}
|
|
|
|
|
2018-10-30 14:31:15 +08:00
|
|
|
t.min = roundup(s->min, step);
|
|
|
|
t.max = rounddown(s->max, step);
|
|
|
|
t.integer = 1;
|
2018-10-01 03:11:49 +08:00
|
|
|
|
|
|
|
return snd_interval_refine(s, &t);
|
|
|
|
}
|
|
|
|
|
2014-04-25 21:44:52 +08:00
|
|
|
/**
|
|
|
|
* amdtp_stream_add_pcm_hw_constraints - add hw constraints for PCM substream
|
|
|
|
* @s: the AMDTP stream, which must be initialized.
|
|
|
|
* @runtime: the PCM substream runtime
|
|
|
|
*/
|
|
|
|
int amdtp_stream_add_pcm_hw_constraints(struct amdtp_stream *s,
|
|
|
|
struct snd_pcm_runtime *runtime)
|
|
|
|
{
|
2017-06-08 08:11:03 +08:00
|
|
|
struct snd_pcm_hardware *hw = &runtime->hw;
|
2019-10-17 23:54:23 +08:00
|
|
|
unsigned int ctx_header_size;
|
|
|
|
unsigned int maximum_usec_per_period;
|
2014-04-25 21:44:52 +08:00
|
|
|
int err;
|
|
|
|
|
2017-06-08 08:11:03 +08:00
|
|
|
hw->info = SNDRV_PCM_INFO_BATCH |
|
|
|
|
SNDRV_PCM_INFO_BLOCK_TRANSFER |
|
|
|
|
SNDRV_PCM_INFO_INTERLEAVED |
|
|
|
|
SNDRV_PCM_INFO_JOINT_DUPLEX |
|
|
|
|
SNDRV_PCM_INFO_MMAP |
|
|
|
|
SNDRV_PCM_INFO_MMAP_VALID;
|
|
|
|
|
|
|
|
/* SNDRV_PCM_INFO_BATCH */
|
|
|
|
hw->periods_min = 2;
|
|
|
|
hw->periods_max = UINT_MAX;
|
|
|
|
|
|
|
|
/* bytes for a frame */
|
|
|
|
hw->period_bytes_min = 4 * hw->channels_max;
|
|
|
|
|
|
|
|
/* Just to prevent from allocating much pages. */
|
|
|
|
hw->period_bytes_max = hw->period_bytes_min * 2048;
|
|
|
|
hw->buffer_bytes_max = hw->period_bytes_max * hw->periods_min;
|
|
|
|
|
2019-10-17 23:54:23 +08:00
|
|
|
// Linux driver for 1394 OHCI controller voluntarily flushes isoc
|
|
|
|
// context when total size of accumulated context header reaches
|
|
|
|
// PAGE_SIZE. This kicks tasklet for the isoc context and brings
|
|
|
|
// callback in the middle of scheduled interrupts.
|
|
|
|
// Although AMDTP streams in the same domain use the same events per
|
|
|
|
// IRQ, use the largest size of context header between IT/IR contexts.
|
|
|
|
// Here, use the value of context header in IR context is for both
|
|
|
|
// contexts.
|
|
|
|
if (!(s->flags & CIP_NO_HEADER))
|
|
|
|
ctx_header_size = IR_CTX_HEADER_SIZE_CIP;
|
|
|
|
else
|
|
|
|
ctx_header_size = IR_CTX_HEADER_SIZE_NO_CIP;
|
|
|
|
maximum_usec_per_period = USEC_PER_SEC * PAGE_SIZE /
|
|
|
|
CYCLES_PER_SECOND / ctx_header_size;
|
|
|
|
|
2019-10-17 23:54:24 +08:00
|
|
|
// In IEC 61883-6, one isoc packet can transfer events up to the value
|
|
|
|
// of syt interval. This comes from the interval of isoc cycle. As 1394
|
|
|
|
// OHCI controller can generate hardware IRQ per isoc packet, the
|
|
|
|
// interval is 125 usec.
|
|
|
|
// However, there are two ways of transmission in IEC 61883-6; blocking
|
|
|
|
// and non-blocking modes. In blocking mode, the sequence of isoc packet
|
|
|
|
// includes 'empty' or 'NODATA' packets which include no event. In
|
|
|
|
// non-blocking mode, the number of events per packet is variable up to
|
|
|
|
// the syt interval.
|
|
|
|
// Due to the above protocol design, the minimum PCM frames per
|
|
|
|
// interrupt should be double of the value of syt interval, thus it is
|
|
|
|
// 250 usec.
|
2014-04-25 21:44:52 +08:00
|
|
|
err = snd_pcm_hw_constraint_minmax(runtime,
|
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_TIME,
|
2019-10-17 23:54:24 +08:00
|
|
|
250, maximum_usec_per_period);
|
2014-04-25 21:44:52 +08:00
|
|
|
if (err < 0)
|
|
|
|
goto end;
|
|
|
|
|
|
|
|
/* Non-Blocking stream has no more constraints */
|
|
|
|
if (!(s->flags & CIP_BLOCKING))
|
|
|
|
goto end;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* One AMDTP packet can include some frames. In blocking mode, the
|
|
|
|
* number equals to SYT_INTERVAL. So the number is 8, 16 or 32,
|
|
|
|
* depending on its sampling rate. For accurate period interrupt, it's
|
2015-03-10 05:13:03 +08:00
|
|
|
* preferrable to align period/buffer sizes to current SYT_INTERVAL.
|
2014-04-25 21:44:52 +08:00
|
|
|
*/
|
2018-10-01 03:11:49 +08:00
|
|
|
err = snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
|
|
|
|
apply_constraint_to_size, NULL,
|
2018-10-30 14:31:15 +08:00
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
|
2018-10-01 03:11:49 +08:00
|
|
|
SNDRV_PCM_HW_PARAM_RATE, -1);
|
|
|
|
if (err < 0)
|
|
|
|
goto end;
|
|
|
|
err = snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
|
|
|
|
apply_constraint_to_size, NULL,
|
2018-10-30 14:31:15 +08:00
|
|
|
SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
|
2018-10-01 03:11:49 +08:00
|
|
|
SNDRV_PCM_HW_PARAM_RATE, -1);
|
|
|
|
if (err < 0)
|
|
|
|
goto end;
|
2014-04-25 21:44:52 +08:00
|
|
|
end:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amdtp_stream_add_pcm_hw_constraints);
|
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_set_parameters - set stream parameters
|
|
|
|
* @s: the AMDTP stream to configure
|
2011-03-15 14:53:21 +08:00
|
|
|
* @rate: the sample rate
|
2015-09-19 10:22:02 +08:00
|
|
|
* @data_block_quadlets: the size of a data block in quadlet unit
|
2011-03-15 14:53:21 +08:00
|
|
|
*
|
2011-09-05 04:16:10 +08:00
|
|
|
* The parameters must be set before the stream is started, and must not be
|
2011-03-15 14:53:21 +08:00
|
|
|
* changed while the stream is running.
|
|
|
|
*/
|
2015-09-19 10:22:02 +08:00
|
|
|
int amdtp_stream_set_parameters(struct amdtp_stream *s, unsigned int rate,
|
|
|
|
unsigned int data_block_quadlets)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2015-09-19 10:22:02 +08:00
|
|
|
unsigned int sfc;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2015-09-19 10:21:49 +08:00
|
|
|
for (sfc = 0; sfc < ARRAY_SIZE(amdtp_rate_table); ++sfc) {
|
2014-04-25 21:44:59 +08:00
|
|
|
if (amdtp_rate_table[sfc] == rate)
|
2015-09-19 10:21:49 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (sfc == ARRAY_SIZE(amdtp_rate_table))
|
|
|
|
return -EINVAL;
|
2011-09-05 04:12:48 +08:00
|
|
|
|
|
|
|
s->sfc = sfc;
|
2015-09-19 10:22:02 +08:00
|
|
|
s->data_block_quadlets = data_block_quadlets;
|
2011-09-05 04:16:10 +08:00
|
|
|
s->syt_interval = amdtp_syt_intervals[sfc];
|
2011-09-05 04:12:48 +08:00
|
|
|
|
2019-05-21 22:57:34 +08:00
|
|
|
// default buffering in the device.
|
|
|
|
if (s->direction == AMDTP_OUT_STREAM) {
|
|
|
|
s->ctx_data.rx.transfer_delay =
|
|
|
|
TRANSFER_DELAY_TICKS - TICKS_PER_CYCLE;
|
|
|
|
|
|
|
|
if (s->flags & CIP_BLOCKING) {
|
|
|
|
// additional buffering needed to adjust for no-data
|
|
|
|
// packets.
|
|
|
|
s->ctx_data.rx.transfer_delay +=
|
|
|
|
TICKS_PER_SECOND * s->syt_interval / rate;
|
|
|
|
}
|
|
|
|
}
|
2014-04-25 21:44:50 +08:00
|
|
|
|
2015-09-19 10:21:49 +08:00
|
|
|
return 0;
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_set_parameters);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_get_max_payload - get the stream's packet size
|
|
|
|
* @s: the AMDTP stream
|
2011-03-15 14:53:21 +08:00
|
|
|
*
|
|
|
|
* This function must not be called before the stream has been configured
|
2014-04-25 21:44:42 +08:00
|
|
|
* with amdtp_stream_set_parameters().
|
2011-03-15 14:53:21 +08:00
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
unsigned int amdtp_stream_get_max_payload(struct amdtp_stream *s)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
ALSA: firewire-lib: add buffer-over-run protection at receiving more data blocks than expected
In IEC 61883-6, the number of data blocks in a packet is limited up to
the value of SYT_INTERVAL. Current implementation is compliant to the
limitation, while it can cause buffer-over-run when the value of dbs
field in received packet is illegally large.
This commit adds a validator to detect such illegal packets to prevent
the buffer-over-run. Actually, the buffer is aligned to the size of memory
page, thus this issue hardly causes system errors due to the room to page
alignment, as long as a few packets includes such jumbo payload; i.e.
a packet to several received packets.
Here, Behringer F-Control Audio 202 (based on OXFW 960) has a quirk to
postpone transferring isochronous packet till finish handling any
asynchronous packets. In this case, this model is lazy, transfers no
packets according to several cycle-start packets. After finishing, this
model pushes required data in next isochronous packet. As a result, the
packet include more data blocks than IEC 61883-6 defines.
To continue to support this model, this commit adds a new flag to extend
the length of calculated payload. This flag allows the size of payload
5 times as large as IEC 61883-6 defines. As a result, packets from this
model passed the validator successfully.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2015-05-22 22:00:50 +08:00
|
|
|
unsigned int multiplier = 1;
|
2019-05-22 22:17:03 +08:00
|
|
|
unsigned int cip_header_size = 0;
|
ALSA: firewire-lib: add buffer-over-run protection at receiving more data blocks than expected
In IEC 61883-6, the number of data blocks in a packet is limited up to
the value of SYT_INTERVAL. Current implementation is compliant to the
limitation, while it can cause buffer-over-run when the value of dbs
field in received packet is illegally large.
This commit adds a validator to detect such illegal packets to prevent
the buffer-over-run. Actually, the buffer is aligned to the size of memory
page, thus this issue hardly causes system errors due to the room to page
alignment, as long as a few packets includes such jumbo payload; i.e.
a packet to several received packets.
Here, Behringer F-Control Audio 202 (based on OXFW 960) has a quirk to
postpone transferring isochronous packet till finish handling any
asynchronous packets. In this case, this model is lazy, transfers no
packets according to several cycle-start packets. After finishing, this
model pushes required data in next isochronous packet. As a result, the
packet include more data blocks than IEC 61883-6 defines.
To continue to support this model, this commit adds a new flag to extend
the length of calculated payload. This flag allows the size of payload
5 times as large as IEC 61883-6 defines. As a result, packets from this
model passed the validator successfully.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2015-05-22 22:00:50 +08:00
|
|
|
|
|
|
|
if (s->flags & CIP_JUMBO_PAYLOAD)
|
|
|
|
multiplier = 5;
|
ALSA: firewire-lib: add no-header packet processing
As long as investigating Fireface 400, IEC 61883-1/6 is not applied to
its packet streaming protocol. Remarks of the specific protocol are:
* Each packet doesn't include CIP headers.
* 64,0 and 128,0 kHz are supported.
* The device doesn't necessarily transmit 8,000 packets per second.
* 0, 1, 2, 3 are used as tag for rx isochronous packets, however 0 is
used for tx isochronous packets.
On the other hand, there's a common feature. The number of data blocks
transferred in a second is the same as sampling transmission frequency.
Current ALSA IEC 61883-1/6 engine already has a method to calculate it and
this driver can utilize it for rx packets, as well as tx packets.
This commit adds support for the transferring protocol. CIP_NO_HEADERS
flag is newly added. When this flag is set:
* Both of 0 (without CIP header) and 1 (with CIP header) are used as tag
to handle incoming isochronous packet.
* 0 (without CIP header) is used as tag to transfer outgoing isochronous
packet.
* Skip CIP header evaluation.
* Use unique way to calculate the quadlets of isochronous packet payload.
In ALSA PCM interface, 128.0 kHz is not supported, and the ALSA
IEC 61883-1/6 engine doesn't support 64.0 kHz. These modes are dropped.
The sequence of rx packet has a remarkable quirk about tag. This will be
described in later commits.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-03-31 21:06:07 +08:00
|
|
|
if (!(s->flags & CIP_NO_HEADER))
|
2019-05-22 22:17:03 +08:00
|
|
|
cip_header_size = sizeof(__be32) * 2;
|
ALSA: firewire-lib: add buffer-over-run protection at receiving more data blocks than expected
In IEC 61883-6, the number of data blocks in a packet is limited up to
the value of SYT_INTERVAL. Current implementation is compliant to the
limitation, while it can cause buffer-over-run when the value of dbs
field in received packet is illegally large.
This commit adds a validator to detect such illegal packets to prevent
the buffer-over-run. Actually, the buffer is aligned to the size of memory
page, thus this issue hardly causes system errors due to the room to page
alignment, as long as a few packets includes such jumbo payload; i.e.
a packet to several received packets.
Here, Behringer F-Control Audio 202 (based on OXFW 960) has a quirk to
postpone transferring isochronous packet till finish handling any
asynchronous packets. In this case, this model is lazy, transfers no
packets according to several cycle-start packets. After finishing, this
model pushes required data in next isochronous packet. As a result, the
packet include more data blocks than IEC 61883-6 defines.
To continue to support this model, this commit adds a new flag to extend
the length of calculated payload. This flag allows the size of payload
5 times as large as IEC 61883-6 defines. As a result, packets from this
model passed the validator successfully.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2015-05-22 22:00:50 +08:00
|
|
|
|
2019-05-22 22:17:03 +08:00
|
|
|
return cip_header_size +
|
|
|
|
s->syt_interval * s->data_block_quadlets * sizeof(__be32) * multiplier;
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_get_max_payload);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2012-05-14 04:03:09 +08:00
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_pcm_prepare - prepare PCM device for running
|
|
|
|
* @s: the AMDTP stream
|
2012-05-14 04:03:09 +08:00
|
|
|
*
|
|
|
|
* This function should be called from the PCM device's .prepare callback.
|
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
void amdtp_stream_pcm_prepare(struct amdtp_stream *s)
|
2012-05-14 04:03:09 +08:00
|
|
|
{
|
|
|
|
tasklet_kill(&s->period_tasklet);
|
|
|
|
s->pcm_buffer_pointer = 0;
|
|
|
|
s->pcm_period_pointer = 0;
|
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_pcm_prepare);
|
2012-05-14 04:03:09 +08:00
|
|
|
|
2020-05-08 12:36:32 +08:00
|
|
|
static unsigned int calculate_data_blocks(unsigned int *data_block_state,
|
|
|
|
bool is_blocking, bool is_no_info,
|
|
|
|
unsigned int syt_interval, enum cip_sfc sfc)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2020-05-08 12:36:32 +08:00
|
|
|
unsigned int data_blocks;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2015-05-22 22:00:51 +08:00
|
|
|
/* Blocking mode. */
|
2020-05-08 12:36:32 +08:00
|
|
|
if (is_blocking) {
|
2015-05-22 22:00:51 +08:00
|
|
|
/* This module generate empty packet for 'no data'. */
|
2020-05-08 12:36:32 +08:00
|
|
|
if (is_no_info)
|
2015-05-22 22:00:51 +08:00
|
|
|
data_blocks = 0;
|
|
|
|
else
|
2020-05-08 12:36:32 +08:00
|
|
|
data_blocks = syt_interval;
|
2015-05-22 22:00:51 +08:00
|
|
|
/* Non-blocking mode. */
|
2011-03-15 14:53:21 +08:00
|
|
|
} else {
|
2020-05-08 12:36:32 +08:00
|
|
|
if (!cip_sfc_is_base_44100(sfc)) {
|
2019-05-21 22:57:34 +08:00
|
|
|
// Sample_rate / 8000 is an integer, and precomputed.
|
2020-05-08 12:36:32 +08:00
|
|
|
data_blocks = *data_block_state;
|
2015-05-22 22:00:51 +08:00
|
|
|
} else {
|
2020-05-08 12:36:32 +08:00
|
|
|
unsigned int phase = *data_block_state;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* This calculates the number of data blocks per packet so that
|
|
|
|
* 1) the overall rate is correct and exactly synchronized to
|
|
|
|
* the bus clock, and
|
|
|
|
* 2) packets with a rounded-up number of blocks occur as early
|
|
|
|
* as possible in the sequence (to prevent underruns of the
|
|
|
|
* device's buffer).
|
|
|
|
*/
|
2020-05-08 12:36:32 +08:00
|
|
|
if (sfc == CIP_SFC_44100)
|
2015-05-22 22:00:51 +08:00
|
|
|
/* 6 6 5 6 5 6 5 ... */
|
|
|
|
data_blocks = 5 + ((phase & 1) ^
|
|
|
|
(phase == 0 || phase >= 40));
|
|
|
|
else
|
|
|
|
/* 12 11 11 11 11 ... or 23 22 22 22 22 ... */
|
2020-05-08 12:36:32 +08:00
|
|
|
data_blocks = 11 * (sfc >> 1) + (phase == 0);
|
|
|
|
if (++phase >= (80 >> (sfc >> 1)))
|
2015-05-22 22:00:51 +08:00
|
|
|
phase = 0;
|
2020-05-08 12:36:32 +08:00
|
|
|
*data_block_state = phase;
|
2015-05-22 22:00:51 +08:00
|
|
|
}
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return data_blocks;
|
|
|
|
}
|
|
|
|
|
2020-05-08 12:36:31 +08:00
|
|
|
static unsigned int calculate_syt_offset(unsigned int *last_syt_offset,
|
|
|
|
unsigned int *syt_offset_state, enum cip_sfc sfc)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2020-05-08 12:36:31 +08:00
|
|
|
unsigned int syt_offset;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2020-05-08 12:36:31 +08:00
|
|
|
if (*last_syt_offset < TICKS_PER_CYCLE) {
|
|
|
|
if (!cip_sfc_is_base_44100(sfc))
|
|
|
|
syt_offset = *last_syt_offset + *syt_offset_state;
|
2011-03-15 14:53:21 +08:00
|
|
|
else {
|
|
|
|
/*
|
|
|
|
* The time, in ticks, of the n'th SYT_INTERVAL sample is:
|
|
|
|
* n * SYT_INTERVAL * 24576000 / sample_rate
|
|
|
|
* Modulo TICKS_PER_CYCLE, the difference between successive
|
|
|
|
* elements is about 1386.23. Rounding the results of this
|
|
|
|
* formula to the SYT precision results in a sequence of
|
|
|
|
* differences that begins with:
|
|
|
|
* 1386 1386 1387 1386 1386 1386 1387 1386 1386 1386 1387 ...
|
|
|
|
* This code generates _exactly_ the same sequence.
|
|
|
|
*/
|
2020-05-08 12:36:31 +08:00
|
|
|
unsigned int phase = *syt_offset_state;
|
|
|
|
unsigned int index = phase % 13;
|
|
|
|
|
|
|
|
syt_offset = *last_syt_offset;
|
2011-03-15 14:53:21 +08:00
|
|
|
syt_offset += 1386 + ((index && !(index & 3)) ||
|
|
|
|
phase == 146);
|
|
|
|
if (++phase >= 147)
|
|
|
|
phase = 0;
|
2020-05-08 12:36:31 +08:00
|
|
|
*syt_offset_state = phase;
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
|
|
|
} else
|
2020-05-08 12:36:31 +08:00
|
|
|
syt_offset = *last_syt_offset - TICKS_PER_CYCLE;
|
|
|
|
*last_syt_offset = syt_offset;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2020-05-08 12:36:30 +08:00
|
|
|
if (syt_offset >= TICKS_PER_CYCLE)
|
|
|
|
syt_offset = CIP_SYT_NO_INFO;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2020-05-08 12:36:30 +08:00
|
|
|
return syt_offset;
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
|
|
|
|
2014-04-25 21:44:45 +08:00
|
|
|
static void update_pcm_pointers(struct amdtp_stream *s,
|
|
|
|
struct snd_pcm_substream *pcm,
|
|
|
|
unsigned int frames)
|
2014-08-29 12:40:45 +08:00
|
|
|
{
|
|
|
|
unsigned int ptr;
|
|
|
|
|
2014-04-25 21:44:45 +08:00
|
|
|
ptr = s->pcm_buffer_pointer + frames;
|
|
|
|
if (ptr >= pcm->runtime->buffer_size)
|
|
|
|
ptr -= pcm->runtime->buffer_size;
|
locking/atomics: COCCINELLE/treewide: Convert trivial ACCESS_ONCE() patterns to READ_ONCE()/WRITE_ONCE()
Please do not apply this to mainline directly, instead please re-run the
coccinelle script shown below and apply its output.
For several reasons, it is desirable to use {READ,WRITE}_ONCE() in
preference to ACCESS_ONCE(), and new code is expected to use one of the
former. So far, there's been no reason to change most existing uses of
ACCESS_ONCE(), as these aren't harmful, and changing them results in
churn.
However, for some features, the read/write distinction is critical to
correct operation. To distinguish these cases, separate read/write
accessors must be used. This patch migrates (most) remaining
ACCESS_ONCE() instances to {READ,WRITE}_ONCE(), using the following
coccinelle script:
----
// Convert trivial ACCESS_ONCE() uses to equivalent READ_ONCE() and
// WRITE_ONCE()
// $ make coccicheck COCCI=/home/mark/once.cocci SPFLAGS="--include-headers" MODE=patch
virtual patch
@ depends on patch @
expression E1, E2;
@@
- ACCESS_ONCE(E1) = E2
+ WRITE_ONCE(E1, E2)
@ depends on patch @
expression E;
@@
- ACCESS_ONCE(E)
+ READ_ONCE(E)
----
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: davem@davemloft.net
Cc: linux-arch@vger.kernel.org
Cc: mpe@ellerman.id.au
Cc: shuah@kernel.org
Cc: snitzer@redhat.com
Cc: thor.thayer@linux.intel.com
Cc: tj@kernel.org
Cc: viro@zeniv.linux.org.uk
Cc: will.deacon@arm.com
Link: http://lkml.kernel.org/r/1508792849-3115-19-git-send-email-paulmck@linux.vnet.ibm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2017-10-24 05:07:29 +08:00
|
|
|
WRITE_ONCE(s->pcm_buffer_pointer, ptr);
|
2014-04-25 21:44:45 +08:00
|
|
|
|
|
|
|
s->pcm_period_pointer += frames;
|
|
|
|
if (s->pcm_period_pointer >= pcm->runtime->period_size) {
|
|
|
|
s->pcm_period_pointer -= pcm->runtime->period_size;
|
|
|
|
tasklet_hi_schedule(&s->period_tasklet);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pcm_period_tasklet(unsigned long data)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *s = (void *)data;
|
locking/atomics: COCCINELLE/treewide: Convert trivial ACCESS_ONCE() patterns to READ_ONCE()/WRITE_ONCE()
Please do not apply this to mainline directly, instead please re-run the
coccinelle script shown below and apply its output.
For several reasons, it is desirable to use {READ,WRITE}_ONCE() in
preference to ACCESS_ONCE(), and new code is expected to use one of the
former. So far, there's been no reason to change most existing uses of
ACCESS_ONCE(), as these aren't harmful, and changing them results in
churn.
However, for some features, the read/write distinction is critical to
correct operation. To distinguish these cases, separate read/write
accessors must be used. This patch migrates (most) remaining
ACCESS_ONCE() instances to {READ,WRITE}_ONCE(), using the following
coccinelle script:
----
// Convert trivial ACCESS_ONCE() uses to equivalent READ_ONCE() and
// WRITE_ONCE()
// $ make coccicheck COCCI=/home/mark/once.cocci SPFLAGS="--include-headers" MODE=patch
virtual patch
@ depends on patch @
expression E1, E2;
@@
- ACCESS_ONCE(E1) = E2
+ WRITE_ONCE(E1, E2)
@ depends on patch @
expression E;
@@
- ACCESS_ONCE(E)
+ READ_ONCE(E)
----
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: davem@davemloft.net
Cc: linux-arch@vger.kernel.org
Cc: mpe@ellerman.id.au
Cc: shuah@kernel.org
Cc: snitzer@redhat.com
Cc: thor.thayer@linux.intel.com
Cc: tj@kernel.org
Cc: viro@zeniv.linux.org.uk
Cc: will.deacon@arm.com
Link: http://lkml.kernel.org/r/1508792849-3115-19-git-send-email-paulmck@linux.vnet.ibm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2017-10-24 05:07:29 +08:00
|
|
|
struct snd_pcm_substream *pcm = READ_ONCE(s->pcm);
|
2014-04-25 21:44:45 +08:00
|
|
|
|
|
|
|
if (pcm)
|
|
|
|
snd_pcm_period_elapsed(pcm);
|
|
|
|
}
|
|
|
|
|
2019-10-17 23:54:22 +08:00
|
|
|
static int queue_packet(struct amdtp_stream *s, struct fw_iso_packet *params,
|
|
|
|
bool sched_irq)
|
2014-04-25 21:44:45 +08:00
|
|
|
{
|
2019-05-23 23:14:39 +08:00
|
|
|
int err;
|
2019-05-21 22:57:36 +08:00
|
|
|
|
2019-10-17 23:54:22 +08:00
|
|
|
params->interrupt = sched_irq;
|
2019-05-23 23:14:39 +08:00
|
|
|
params->tag = s->tag;
|
|
|
|
params->sy = 0;
|
2019-05-21 22:57:36 +08:00
|
|
|
|
2019-05-23 23:14:39 +08:00
|
|
|
err = fw_iso_context_queue(s->context, params, &s->buffer.iso_buffer,
|
2014-04-25 21:44:45 +08:00
|
|
|
s->buffer.packets[s->packet_index].offset);
|
|
|
|
if (err < 0) {
|
|
|
|
dev_err(&s->unit->device, "queueing error: %d\n", err);
|
|
|
|
goto end;
|
|
|
|
}
|
|
|
|
|
2019-10-17 23:54:13 +08:00
|
|
|
if (++s->packet_index >= s->queue_size)
|
2014-04-25 21:44:45 +08:00
|
|
|
s->packet_index = 0;
|
|
|
|
end:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int queue_out_packet(struct amdtp_stream *s,
|
2019-10-17 23:54:22 +08:00
|
|
|
struct fw_iso_packet *params, bool sched_irq)
|
2014-04-25 21:44:45 +08:00
|
|
|
{
|
2019-05-23 23:14:40 +08:00
|
|
|
params->skip =
|
|
|
|
!!(params->header_length == 0 && params->payload_length == 0);
|
2019-10-17 23:54:22 +08:00
|
|
|
return queue_packet(s, params, sched_irq);
|
2014-04-25 21:44:45 +08:00
|
|
|
}
|
|
|
|
|
2019-05-23 23:14:39 +08:00
|
|
|
static inline int queue_in_packet(struct amdtp_stream *s,
|
2019-10-18 14:19:10 +08:00
|
|
|
struct fw_iso_packet *params)
|
2014-04-25 21:44:46 +08:00
|
|
|
{
|
2019-05-23 23:14:39 +08:00
|
|
|
// Queue one packet for IR context.
|
|
|
|
params->header_length = s->ctx_data.tx.ctx_header_size;
|
|
|
|
params->payload_length = s->ctx_data.tx.max_ctx_payload_length;
|
|
|
|
params->skip = false;
|
2019-10-18 14:19:10 +08:00
|
|
|
return queue_packet(s, params, false);
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
2019-05-23 23:14:37 +08:00
|
|
|
static void generate_cip_header(struct amdtp_stream *s, __be32 cip_header[2],
|
2019-07-22 11:36:54 +08:00
|
|
|
unsigned int data_block_counter, unsigned int syt)
|
2019-05-23 23:14:37 +08:00
|
|
|
{
|
|
|
|
cip_header[0] = cpu_to_be32(READ_ONCE(s->source_node_id_field) |
|
|
|
|
(s->data_block_quadlets << CIP_DBS_SHIFT) |
|
|
|
|
((s->sph << CIP_SPH_SHIFT) & CIP_SPH_MASK) |
|
2019-07-22 11:36:54 +08:00
|
|
|
data_block_counter);
|
2019-05-23 23:14:37 +08:00
|
|
|
cip_header[1] = cpu_to_be32(CIP_EOH |
|
|
|
|
((s->fmt << CIP_FMT_SHIFT) & CIP_FMT_MASK) |
|
|
|
|
((s->ctx_data.rx.fdf << CIP_FDF_SHIFT) & CIP_FDF_MASK) |
|
|
|
|
(syt & CIP_SYT_MASK));
|
|
|
|
}
|
|
|
|
|
2019-05-24 17:03:41 +08:00
|
|
|
static void build_it_pkt_header(struct amdtp_stream *s, unsigned int cycle,
|
|
|
|
struct fw_iso_packet *params,
|
2019-07-22 11:36:54 +08:00
|
|
|
unsigned int data_blocks,
|
|
|
|
unsigned int data_block_counter,
|
|
|
|
unsigned int syt, unsigned int index)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2019-07-07 20:07:53 +08:00
|
|
|
unsigned int payload_length;
|
2019-05-23 23:14:38 +08:00
|
|
|
__be32 *cip_header;
|
2015-09-19 10:21:52 +08:00
|
|
|
|
2019-07-07 20:07:53 +08:00
|
|
|
payload_length = data_blocks * sizeof(__be32) * s->data_block_quadlets;
|
|
|
|
params->payload_length = payload_length;
|
|
|
|
|
2019-05-23 23:14:40 +08:00
|
|
|
if (!(s->flags & CIP_NO_HEADER)) {
|
2019-05-24 17:03:41 +08:00
|
|
|
cip_header = (__be32 *)params->header;
|
2019-07-22 11:36:54 +08:00
|
|
|
generate_cip_header(s, cip_header, data_block_counter, syt);
|
2019-05-24 17:03:41 +08:00
|
|
|
params->header_length = 2 * sizeof(__be32);
|
2019-07-07 20:07:53 +08:00
|
|
|
payload_length += params->header_length;
|
2019-05-23 23:14:40 +08:00
|
|
|
} else {
|
|
|
|
cip_header = NULL;
|
|
|
|
}
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2019-07-07 20:07:56 +08:00
|
|
|
trace_amdtp_packet(s, cycle, cip_header, payload_length, data_blocks,
|
2019-07-22 11:36:54 +08:00
|
|
|
data_block_counter, index);
|
ALSA: firewire-lib: add no-header packet processing
As long as investigating Fireface 400, IEC 61883-1/6 is not applied to
its packet streaming protocol. Remarks of the specific protocol are:
* Each packet doesn't include CIP headers.
* 64,0 and 128,0 kHz are supported.
* The device doesn't necessarily transmit 8,000 packets per second.
* 0, 1, 2, 3 are used as tag for rx isochronous packets, however 0 is
used for tx isochronous packets.
On the other hand, there's a common feature. The number of data blocks
transferred in a second is the same as sampling transmission frequency.
Current ALSA IEC 61883-1/6 engine already has a method to calculate it and
this driver can utilize it for rx packets, as well as tx packets.
This commit adds support for the transferring protocol. CIP_NO_HEADERS
flag is newly added. When this flag is set:
* Both of 0 (without CIP header) and 1 (with CIP header) are used as tag
to handle incoming isochronous packet.
* 0 (without CIP header) is used as tag to transfer outgoing isochronous
packet.
* Skip CIP header evaluation.
* Use unique way to calculate the quadlets of isochronous packet payload.
In ALSA PCM interface, 128.0 kHz is not supported, and the ALSA
IEC 61883-1/6 engine doesn't support 64.0 kHz. These modes are dropped.
The sequence of rx packet has a remarkable quirk about tag. This will be
described in later commits.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-03-31 21:06:07 +08:00
|
|
|
}
|
|
|
|
|
2019-05-22 22:17:06 +08:00
|
|
|
static int check_cip_header(struct amdtp_stream *s, const __be32 *buf,
|
|
|
|
unsigned int payload_length,
|
2019-07-22 11:36:55 +08:00
|
|
|
unsigned int *data_blocks,
|
|
|
|
unsigned int *data_block_counter, unsigned int *syt)
|
2014-04-25 21:44:46 +08:00
|
|
|
{
|
|
|
|
u32 cip_header[2];
|
2019-05-22 22:17:06 +08:00
|
|
|
unsigned int sph;
|
|
|
|
unsigned int fmt;
|
|
|
|
unsigned int fdf;
|
2019-07-22 11:36:55 +08:00
|
|
|
unsigned int dbc;
|
2014-04-25 21:45:04 +08:00
|
|
|
bool lost;
|
2014-04-25 21:44:46 +08:00
|
|
|
|
2019-05-22 22:17:06 +08:00
|
|
|
cip_header[0] = be32_to_cpu(buf[0]);
|
|
|
|
cip_header[1] = be32_to_cpu(buf[1]);
|
2014-04-25 21:44:46 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* This module supports 'Two-quadlet CIP header with SYT field'.
|
2014-04-25 21:44:50 +08:00
|
|
|
* For convenience, also check FMT field is AM824 or not.
|
2014-04-25 21:44:46 +08:00
|
|
|
*/
|
2017-03-22 20:30:27 +08:00
|
|
|
if ((((cip_header[0] & CIP_EOH_MASK) == CIP_EOH) ||
|
|
|
|
((cip_header[1] & CIP_EOH_MASK) != CIP_EOH)) &&
|
|
|
|
(!(s->flags & CIP_HEADER_WITHOUT_EOH))) {
|
2014-04-25 21:44:46 +08:00
|
|
|
dev_info_ratelimited(&s->unit->device,
|
|
|
|
"Invalid CIP header for AMDTP: %08X:%08X\n",
|
|
|
|
cip_header[0], cip_header[1]);
|
2019-05-22 22:17:06 +08:00
|
|
|
return -EAGAIN;
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
2015-09-19 10:21:53 +08:00
|
|
|
/* Check valid protocol or not. */
|
2017-03-22 20:30:16 +08:00
|
|
|
sph = (cip_header[0] & CIP_SPH_MASK) >> CIP_SPH_SHIFT;
|
2015-09-19 10:21:53 +08:00
|
|
|
fmt = (cip_header[1] & CIP_FMT_MASK) >> CIP_FMT_SHIFT;
|
2017-03-22 20:30:16 +08:00
|
|
|
if (sph != s->sph || fmt != s->fmt) {
|
2015-10-11 21:33:50 +08:00
|
|
|
dev_info_ratelimited(&s->unit->device,
|
|
|
|
"Detect unexpected protocol: %08x %08x\n",
|
|
|
|
cip_header[0], cip_header[1]);
|
2019-05-22 22:17:06 +08:00
|
|
|
return -EAGAIN;
|
2015-09-19 10:21:53 +08:00
|
|
|
}
|
|
|
|
|
2014-04-25 21:44:46 +08:00
|
|
|
/* Calculate data blocks */
|
2015-09-19 10:21:53 +08:00
|
|
|
fdf = (cip_header[1] & CIP_FDF_MASK) >> CIP_FDF_SHIFT;
|
2019-05-22 22:17:06 +08:00
|
|
|
if (payload_length < sizeof(__be32) * 2 ||
|
2015-09-19 10:21:53 +08:00
|
|
|
(fmt == CIP_FMT_AM && fdf == AMDTP_FDF_NO_DATA)) {
|
2019-05-22 22:17:06 +08:00
|
|
|
*data_blocks = 0;
|
2014-04-25 21:44:46 +08:00
|
|
|
} else {
|
2019-05-22 22:17:06 +08:00
|
|
|
unsigned int data_block_quadlets =
|
|
|
|
(cip_header[0] & CIP_DBS_MASK) >> CIP_DBS_SHIFT;
|
2014-04-25 21:44:46 +08:00
|
|
|
/* avoid division by zero */
|
|
|
|
if (data_block_quadlets == 0) {
|
2015-05-22 22:21:13 +08:00
|
|
|
dev_err(&s->unit->device,
|
2014-04-25 21:44:46 +08:00
|
|
|
"Detect invalid value in dbs field: %08X\n",
|
|
|
|
cip_header[0]);
|
2015-05-22 22:21:14 +08:00
|
|
|
return -EPROTO;
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
2014-04-25 21:45:05 +08:00
|
|
|
if (s->flags & CIP_WRONG_DBS)
|
|
|
|
data_block_quadlets = s->data_block_quadlets;
|
2014-04-25 21:44:46 +08:00
|
|
|
|
2019-05-22 22:17:06 +08:00
|
|
|
*data_blocks = (payload_length / sizeof(__be32) - 2) /
|
2017-03-31 21:06:06 +08:00
|
|
|
data_block_quadlets;
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Check data block counter continuity */
|
2019-07-22 11:36:55 +08:00
|
|
|
dbc = cip_header[0] & CIP_DBC_MASK;
|
2019-05-22 22:17:06 +08:00
|
|
|
if (*data_blocks == 0 && (s->flags & CIP_EMPTY_HAS_WRONG_DBC) &&
|
2019-07-22 11:36:55 +08:00
|
|
|
*data_block_counter != UINT_MAX)
|
|
|
|
dbc = *data_block_counter;
|
2014-04-25 21:45:27 +08:00
|
|
|
|
2019-07-22 11:36:55 +08:00
|
|
|
if ((dbc == 0x00 && (s->flags & CIP_SKIP_DBC_ZERO_CHECK)) ||
|
|
|
|
*data_block_counter == UINT_MAX) {
|
2014-04-25 21:45:07 +08:00
|
|
|
lost = false;
|
|
|
|
} else if (!(s->flags & CIP_DBC_IS_END_EVENT)) {
|
2019-07-22 11:36:55 +08:00
|
|
|
lost = dbc != *data_block_counter;
|
2014-04-25 21:45:06 +08:00
|
|
|
} else {
|
2019-05-22 22:17:06 +08:00
|
|
|
unsigned int dbc_interval;
|
|
|
|
|
|
|
|
if (*data_blocks > 0 && s->ctx_data.tx.dbc_interval > 0)
|
2019-05-21 22:57:34 +08:00
|
|
|
dbc_interval = s->ctx_data.tx.dbc_interval;
|
2014-04-25 21:45:06 +08:00
|
|
|
else
|
2019-05-22 22:17:06 +08:00
|
|
|
dbc_interval = *data_blocks;
|
2014-04-25 21:45:06 +08:00
|
|
|
|
2019-07-22 11:36:55 +08:00
|
|
|
lost = dbc != ((*data_block_counter + dbc_interval) & 0xff);
|
2014-04-25 21:45:06 +08:00
|
|
|
}
|
2014-04-25 21:45:04 +08:00
|
|
|
|
|
|
|
if (lost) {
|
2015-05-22 22:21:13 +08:00
|
|
|
dev_err(&s->unit->device,
|
|
|
|
"Detect discontinuity of CIP: %02X %02X\n",
|
2019-07-22 11:36:55 +08:00
|
|
|
*data_block_counter, dbc);
|
2015-05-22 22:00:52 +08:00
|
|
|
return -EIO;
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
2019-07-22 11:37:00 +08:00
|
|
|
*data_block_counter = dbc;
|
|
|
|
|
2019-05-22 22:17:06 +08:00
|
|
|
*syt = cip_header[1] & CIP_SYT_MASK;
|
2014-04-25 21:44:46 +08:00
|
|
|
|
2019-05-22 22:17:06 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-05-24 17:03:42 +08:00
|
|
|
static int parse_ir_ctx_header(struct amdtp_stream *s, unsigned int cycle,
|
|
|
|
const __be32 *ctx_header,
|
|
|
|
unsigned int *payload_length,
|
2019-07-22 11:36:55 +08:00
|
|
|
unsigned int *data_blocks,
|
|
|
|
unsigned int *data_block_counter,
|
|
|
|
unsigned int *syt, unsigned int index)
|
2019-05-22 22:17:06 +08:00
|
|
|
{
|
2019-05-22 22:17:07 +08:00
|
|
|
const __be32 *cip_header;
|
2019-05-22 22:17:06 +08:00
|
|
|
int err;
|
|
|
|
|
2019-05-24 17:03:42 +08:00
|
|
|
*payload_length = be32_to_cpu(ctx_header[0]) >> ISO_DATA_LENGTH_SHIFT;
|
|
|
|
if (*payload_length > s->ctx_data.tx.ctx_header_size +
|
2019-05-22 22:17:07 +08:00
|
|
|
s->ctx_data.tx.max_ctx_payload_length) {
|
2019-05-22 22:17:06 +08:00
|
|
|
dev_err(&s->unit->device,
|
|
|
|
"Detect jumbo payload: %04x %04x\n",
|
2019-05-24 17:03:42 +08:00
|
|
|
*payload_length, s->ctx_data.tx.max_ctx_payload_length);
|
2019-05-22 22:17:06 +08:00
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
2019-05-22 22:17:08 +08:00
|
|
|
if (!(s->flags & CIP_NO_HEADER)) {
|
2019-05-24 17:03:42 +08:00
|
|
|
cip_header = ctx_header + 2;
|
|
|
|
err = check_cip_header(s, cip_header, *payload_length,
|
2019-07-22 11:36:55 +08:00
|
|
|
data_blocks, data_block_counter, syt);
|
2019-07-07 20:07:57 +08:00
|
|
|
if (err < 0)
|
|
|
|
return err;
|
2019-05-22 22:17:08 +08:00
|
|
|
} else {
|
|
|
|
cip_header = NULL;
|
2019-06-28 13:53:30 +08:00
|
|
|
err = 0;
|
2019-05-24 17:03:42 +08:00
|
|
|
*data_blocks = *payload_length / sizeof(__be32) /
|
|
|
|
s->data_block_quadlets;
|
|
|
|
*syt = 0;
|
2019-07-07 20:07:54 +08:00
|
|
|
|
2019-07-22 11:36:55 +08:00
|
|
|
if (*data_block_counter == UINT_MAX)
|
|
|
|
*data_block_counter = 0;
|
2019-05-22 22:17:06 +08:00
|
|
|
}
|
|
|
|
|
2019-05-24 17:03:42 +08:00
|
|
|
trace_amdtp_packet(s, cycle, cip_header, *payload_length, *data_blocks,
|
2019-07-22 11:36:55 +08:00
|
|
|
*data_block_counter, index);
|
2019-05-22 22:17:06 +08:00
|
|
|
|
2019-06-28 13:53:30 +08:00
|
|
|
return err;
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
2019-05-21 22:57:37 +08:00
|
|
|
// In CYCLE_TIMER register of IEEE 1394, 7 bits are used to represent second. On
|
|
|
|
// the other hand, in DMA descriptors of 1394 OHCI, 3 bits are used to represent
|
|
|
|
// it. Thus, via Linux firewire subsystem, we can get the 3 bits for second.
|
|
|
|
static inline u32 compute_cycle_count(__be32 ctx_header_tstamp)
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
{
|
2019-05-21 22:57:37 +08:00
|
|
|
u32 tstamp = be32_to_cpu(ctx_header_tstamp) & HEADER_TSTAMP_MASK;
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
return (((tstamp >> 13) & 0x07) * 8000) + (tstamp & 0x1fff);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 increment_cycle_count(u32 cycle, unsigned int addend)
|
|
|
|
{
|
|
|
|
cycle += addend;
|
2020-05-08 12:36:27 +08:00
|
|
|
if (cycle >= OHCI_MAX_SECOND * CYCLES_PER_SECOND)
|
|
|
|
cycle -= OHCI_MAX_SECOND * CYCLES_PER_SECOND;
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
return cycle;
|
|
|
|
}
|
|
|
|
|
2019-05-21 22:57:37 +08:00
|
|
|
// Align to actual cycle count for the packet which is going to be scheduled.
|
2019-10-17 23:54:13 +08:00
|
|
|
// This module queued the same number of isochronous cycle as the size of queue
|
|
|
|
// to kip isochronous cycle, therefore it's OK to just increment the cycle by
|
|
|
|
// the size of queue for scheduled cycle.
|
|
|
|
static inline u32 compute_it_cycle(const __be32 ctx_header_tstamp,
|
|
|
|
unsigned int queue_size)
|
2019-05-21 22:57:37 +08:00
|
|
|
{
|
|
|
|
u32 cycle = compute_cycle_count(ctx_header_tstamp);
|
2019-10-17 23:54:13 +08:00
|
|
|
return increment_cycle_count(cycle, queue_size);
|
2019-05-21 22:57:37 +08:00
|
|
|
}
|
|
|
|
|
2019-07-22 11:37:00 +08:00
|
|
|
static int generate_device_pkt_descs(struct amdtp_stream *s,
|
|
|
|
struct pkt_desc *descs,
|
|
|
|
const __be32 *ctx_header,
|
|
|
|
unsigned int packets)
|
|
|
|
{
|
|
|
|
unsigned int dbc = s->data_block_counter;
|
|
|
|
int i;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
for (i = 0; i < packets; ++i) {
|
|
|
|
struct pkt_desc *desc = descs + i;
|
2019-10-17 23:54:13 +08:00
|
|
|
unsigned int index = (s->packet_index + i) % s->queue_size;
|
2019-07-22 11:37:00 +08:00
|
|
|
unsigned int cycle;
|
|
|
|
unsigned int payload_length;
|
|
|
|
unsigned int data_blocks;
|
|
|
|
unsigned int syt;
|
|
|
|
|
|
|
|
cycle = compute_cycle_count(ctx_header[1]);
|
|
|
|
|
|
|
|
err = parse_ir_ctx_header(s, cycle, ctx_header, &payload_length,
|
|
|
|
&data_blocks, &dbc, &syt, i);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
desc->cycle = cycle;
|
|
|
|
desc->syt = syt;
|
|
|
|
desc->data_blocks = data_blocks;
|
|
|
|
desc->data_block_counter = dbc;
|
|
|
|
desc->ctx_payload = s->buffer.packets[index].buffer;
|
|
|
|
|
|
|
|
if (!(s->flags & CIP_DBC_IS_END_EVENT))
|
|
|
|
dbc = (dbc + desc->data_blocks) & 0xff;
|
|
|
|
|
|
|
|
ctx_header +=
|
|
|
|
s->ctx_data.tx.ctx_header_size / sizeof(*ctx_header);
|
|
|
|
}
|
|
|
|
|
|
|
|
s->data_block_counter = dbc;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-05-08 12:36:30 +08:00
|
|
|
static unsigned int compute_syt(unsigned int syt_offset, unsigned int cycle,
|
|
|
|
unsigned int transfer_delay)
|
|
|
|
{
|
|
|
|
unsigned int syt;
|
|
|
|
|
|
|
|
syt_offset += transfer_delay;
|
|
|
|
syt = ((cycle + syt_offset / TICKS_PER_CYCLE) << 12) |
|
|
|
|
(syt_offset % TICKS_PER_CYCLE);
|
|
|
|
return syt & CIP_SYT_MASK;
|
|
|
|
}
|
|
|
|
|
2019-07-22 11:36:59 +08:00
|
|
|
static void generate_ideal_pkt_descs(struct amdtp_stream *s,
|
|
|
|
struct pkt_desc *descs,
|
|
|
|
const __be32 *ctx_header,
|
|
|
|
unsigned int packets)
|
|
|
|
{
|
|
|
|
unsigned int dbc = s->data_block_counter;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < packets; ++i) {
|
|
|
|
struct pkt_desc *desc = descs + i;
|
2019-10-17 23:54:13 +08:00
|
|
|
unsigned int index = (s->packet_index + i) % s->queue_size;
|
2020-05-08 12:36:30 +08:00
|
|
|
unsigned int syt_offset;
|
2019-07-22 11:36:59 +08:00
|
|
|
|
2019-10-17 23:54:13 +08:00
|
|
|
desc->cycle = compute_it_cycle(*ctx_header, s->queue_size);
|
2020-05-08 12:36:31 +08:00
|
|
|
syt_offset = calculate_syt_offset(
|
|
|
|
&s->ctx_data.rx.last_syt_offset,
|
|
|
|
&s->ctx_data.rx.syt_offset_state, s->sfc);
|
2020-05-08 12:36:30 +08:00
|
|
|
if (syt_offset != CIP_SYT_NO_INFO) {
|
|
|
|
desc->syt = compute_syt(syt_offset, desc->cycle,
|
|
|
|
s->ctx_data.rx.transfer_delay);
|
|
|
|
} else {
|
|
|
|
desc->syt = syt_offset;
|
|
|
|
}
|
2020-05-08 12:36:32 +08:00
|
|
|
desc->data_blocks =
|
|
|
|
calculate_data_blocks(&s->ctx_data.rx.data_block_state,
|
|
|
|
!!(s->flags & CIP_BLOCKING),
|
|
|
|
desc->syt == CIP_SYT_NO_INFO,
|
|
|
|
s->syt_interval, s->sfc);
|
2019-07-22 11:36:59 +08:00
|
|
|
|
|
|
|
if (s->flags & CIP_DBC_IS_END_EVENT)
|
|
|
|
dbc = (dbc + desc->data_blocks) & 0xff;
|
|
|
|
|
|
|
|
desc->data_block_counter = dbc;
|
|
|
|
|
|
|
|
if (!(s->flags & CIP_DBC_IS_END_EVENT))
|
|
|
|
dbc = (dbc + desc->data_blocks) & 0xff;
|
|
|
|
|
|
|
|
desc->ctx_payload = s->buffer.packets[index].buffer;
|
|
|
|
|
|
|
|
++ctx_header;
|
|
|
|
}
|
|
|
|
|
|
|
|
s->data_block_counter = dbc;
|
|
|
|
}
|
|
|
|
|
2019-05-21 22:57:35 +08:00
|
|
|
static inline void cancel_stream(struct amdtp_stream *s)
|
|
|
|
{
|
|
|
|
s->packet_index = -1;
|
|
|
|
if (in_interrupt())
|
|
|
|
amdtp_stream_pcm_abort(s);
|
|
|
|
WRITE_ONCE(s->pcm_buffer_pointer, SNDRV_PCM_POS_XRUN);
|
|
|
|
}
|
|
|
|
|
2019-07-22 11:37:02 +08:00
|
|
|
static void process_ctx_payloads(struct amdtp_stream *s,
|
|
|
|
const struct pkt_desc *descs,
|
|
|
|
unsigned int packets)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2019-07-22 11:37:09 +08:00
|
|
|
struct snd_pcm_substream *pcm;
|
|
|
|
unsigned int pcm_frames;
|
2019-07-22 11:37:01 +08:00
|
|
|
|
2019-07-22 11:37:09 +08:00
|
|
|
pcm = READ_ONCE(s->pcm);
|
|
|
|
pcm_frames = s->process_ctx_payloads(s, descs, packets, pcm);
|
|
|
|
if (pcm)
|
|
|
|
update_pcm_pointers(s, pcm, pcm_frames);
|
2019-07-22 11:37:02 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void out_stream_callback(struct fw_iso_context *context, u32 tstamp,
|
|
|
|
size_t header_length, void *header,
|
|
|
|
void *private_data)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *s = private_data;
|
|
|
|
const __be32 *ctx_header = header;
|
2019-10-18 14:19:10 +08:00
|
|
|
unsigned int events_per_period = s->ctx_data.rx.events_per_period;
|
|
|
|
unsigned int event_count = s->ctx_data.rx.event_count;
|
2019-10-17 23:54:13 +08:00
|
|
|
unsigned int packets;
|
2019-07-22 11:37:02 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
if (s->packet_index < 0)
|
|
|
|
return;
|
|
|
|
|
2019-10-17 23:54:13 +08:00
|
|
|
// Calculate the number of packets in buffer and check XRUN.
|
|
|
|
packets = header_length / sizeof(*ctx_header);
|
|
|
|
|
2019-07-22 11:37:02 +08:00
|
|
|
generate_ideal_pkt_descs(s, s->pkt_descs, ctx_header, packets);
|
|
|
|
|
|
|
|
process_ctx_payloads(s, s->pkt_descs, packets);
|
2019-07-22 11:37:01 +08:00
|
|
|
|
|
|
|
for (i = 0; i < packets; ++i) {
|
|
|
|
const struct pkt_desc *desc = s->pkt_descs + i;
|
2019-07-22 11:36:59 +08:00
|
|
|
unsigned int syt;
|
2019-05-24 17:03:41 +08:00
|
|
|
struct {
|
|
|
|
struct fw_iso_packet params;
|
|
|
|
__be32 header[IT_PKT_HEADER_SIZE_CIP / sizeof(__be32)];
|
|
|
|
} template = { {0}, {0} };
|
2019-10-17 23:54:22 +08:00
|
|
|
bool sched_irq = false;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2019-07-22 11:36:59 +08:00
|
|
|
if (s->ctx_data.rx.syt_override < 0)
|
|
|
|
syt = desc->syt;
|
|
|
|
else
|
2019-07-22 11:36:56 +08:00
|
|
|
syt = s->ctx_data.rx.syt_override;
|
|
|
|
|
2019-07-22 11:36:59 +08:00
|
|
|
build_it_pkt_header(s, desc->cycle, &template.params,
|
|
|
|
desc->data_blocks, desc->data_block_counter,
|
|
|
|
syt, i);
|
2019-05-24 17:03:41 +08:00
|
|
|
|
2020-05-08 12:36:28 +08:00
|
|
|
if (s == s->domain->irq_target) {
|
2019-10-18 14:19:10 +08:00
|
|
|
event_count += desc->data_blocks;
|
|
|
|
if (event_count >= events_per_period) {
|
|
|
|
event_count -= events_per_period;
|
|
|
|
sched_irq = true;
|
|
|
|
}
|
2019-10-17 23:54:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (queue_out_packet(s, &template.params, sched_irq) < 0) {
|
2019-05-21 22:57:35 +08:00
|
|
|
cancel_stream(s);
|
2015-05-22 22:00:53 +08:00
|
|
|
return;
|
|
|
|
}
|
2014-04-25 21:44:48 +08:00
|
|
|
}
|
2015-05-22 22:00:53 +08:00
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
s->ctx_data.rx.event_count = event_count;
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
|
|
|
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
static void in_stream_callback(struct fw_iso_context *context, u32 tstamp,
|
2014-04-25 21:44:46 +08:00
|
|
|
size_t header_length, void *header,
|
|
|
|
void *private_data)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *s = private_data;
|
2019-03-17 19:25:06 +08:00
|
|
|
__be32 *ctx_header = header;
|
2019-10-17 23:54:22 +08:00
|
|
|
unsigned int packets;
|
2019-07-22 11:37:00 +08:00
|
|
|
int i;
|
|
|
|
int err;
|
2014-04-25 21:44:46 +08:00
|
|
|
|
2015-05-22 22:00:53 +08:00
|
|
|
if (s->packet_index < 0)
|
|
|
|
return;
|
|
|
|
|
2019-10-17 23:54:13 +08:00
|
|
|
// Calculate the number of packets in buffer and check XRUN.
|
2019-05-21 22:57:34 +08:00
|
|
|
packets = header_length / s->ctx_data.tx.ctx_header_size;
|
2016-05-09 20:12:45 +08:00
|
|
|
|
2019-07-22 11:37:00 +08:00
|
|
|
err = generate_device_pkt_descs(s, s->pkt_descs, ctx_header, packets);
|
|
|
|
if (err < 0) {
|
|
|
|
if (err != -EAGAIN) {
|
|
|
|
cancel_stream(s);
|
|
|
|
return;
|
|
|
|
}
|
2019-07-22 11:37:01 +08:00
|
|
|
} else {
|
2019-07-22 11:37:02 +08:00
|
|
|
process_ctx_payloads(s, s->pkt_descs, packets);
|
2019-07-22 11:37:01 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < packets; ++i) {
|
|
|
|
struct fw_iso_packet params = {0};
|
2014-04-25 21:44:46 +08:00
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
if (queue_in_packet(s, ¶ms) < 0) {
|
2019-07-22 11:37:00 +08:00
|
|
|
cancel_stream(s);
|
|
|
|
return;
|
|
|
|
}
|
2014-04-25 21:44:49 +08:00
|
|
|
}
|
2019-10-18 14:19:10 +08:00
|
|
|
}
|
|
|
|
|
2020-05-08 12:36:28 +08:00
|
|
|
static void irq_target_callback(struct fw_iso_context *context, u32 tstamp,
|
|
|
|
size_t header_length, void *header,
|
|
|
|
void *private_data)
|
2019-10-18 14:19:10 +08:00
|
|
|
{
|
2020-05-08 12:36:28 +08:00
|
|
|
struct amdtp_stream *irq_target = private_data;
|
|
|
|
struct amdtp_domain *d = irq_target->domain;
|
2019-10-18 14:19:10 +08:00
|
|
|
struct amdtp_stream *s;
|
|
|
|
|
|
|
|
out_stream_callback(context, tstamp, header_length, header, irq_target);
|
|
|
|
if (amdtp_streaming_error(irq_target))
|
|
|
|
goto error;
|
2014-04-25 21:44:49 +08:00
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
list_for_each_entry(s, &d->streams, list) {
|
|
|
|
if (s != irq_target && amdtp_stream_running(s)) {
|
|
|
|
fw_iso_context_flush_completions(s->context);
|
|
|
|
if (amdtp_streaming_error(s))
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return;
|
|
|
|
error:
|
|
|
|
if (amdtp_stream_running(irq_target))
|
|
|
|
cancel_stream(irq_target);
|
|
|
|
|
|
|
|
list_for_each_entry(s, &d->streams, list) {
|
|
|
|
if (amdtp_stream_running(s))
|
|
|
|
cancel_stream(s);
|
|
|
|
}
|
2014-04-25 21:44:46 +08:00
|
|
|
}
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
// this is executed one time.
|
2014-04-25 21:44:49 +08:00
|
|
|
static void amdtp_stream_first_callback(struct fw_iso_context *context,
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
u32 tstamp, size_t header_length,
|
2014-04-25 21:44:49 +08:00
|
|
|
void *header, void *private_data)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *s = private_data;
|
2019-05-21 22:57:37 +08:00
|
|
|
const __be32 *ctx_header = header;
|
2017-03-22 20:30:15 +08:00
|
|
|
u32 cycle;
|
2014-04-25 21:44:49 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For in-stream, first packet has come.
|
|
|
|
* For out-stream, prepared to transmit first packet
|
|
|
|
*/
|
|
|
|
s->callbacked = true;
|
|
|
|
wake_up(&s->callback_wait);
|
|
|
|
|
2017-03-22 20:30:15 +08:00
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
2019-05-21 22:57:37 +08:00
|
|
|
cycle = compute_cycle_count(ctx_header[1]);
|
2019-03-17 19:25:06 +08:00
|
|
|
|
2014-04-25 21:44:49 +08:00
|
|
|
context->callback.sc = in_stream_callback;
|
2017-03-22 20:30:15 +08:00
|
|
|
} else {
|
2019-10-17 23:54:13 +08:00
|
|
|
cycle = compute_it_cycle(*ctx_header, s->queue_size);
|
2019-05-21 22:57:37 +08:00
|
|
|
|
2020-05-08 12:36:28 +08:00
|
|
|
if (s == s->domain->irq_target)
|
|
|
|
context->callback.sc = irq_target_callback;
|
|
|
|
else
|
|
|
|
context->callback.sc = out_stream_callback;
|
2017-03-22 20:30:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
s->start_cycle = cycle;
|
2014-04-25 21:44:49 +08:00
|
|
|
|
ALSA: firewire-lib: compute the value of second field in cycle count for IT context
In callback function of isochronous context, u32 variable is passed for
cycle count. The value of this variable comes from DMA descriptors of 1394
Open Host Controller Interface (1394 OHCI). In the specification, DMA
descriptors transport lower 3 bits for second field and full cycle field in
16 bits field, therefore 16 bits of the u32 variable are available. The
value for second is modulo 8, and the value for cycle is modulo 8,000.
Currently, ALSA firewire-lib module don't use the value of the second
field, because the value is useless to calculate presentation timestamp in
IEC 61883-6. However, the value may be useful for debugging. In later
commit, it will be printed with the other parameters for debugging.
This commit makes this module to handle the whole cycle count including
second. The value is calculated by cycle unit. The existed code is already
written with ignoring the value of second, thus this commit causes no
issues.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2016-05-09 20:12:44 +08:00
|
|
|
context->callback.sc(context, tstamp, header_length, header, s);
|
2014-04-25 21:44:49 +08:00
|
|
|
}
|
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_start - start transferring packets
|
|
|
|
* @s: the AMDTP stream to start
|
2011-03-15 14:53:21 +08:00
|
|
|
* @channel: the isochronous channel on the bus
|
|
|
|
* @speed: firewire speed code
|
2019-10-18 14:19:11 +08:00
|
|
|
* @start_cycle: the isochronous cycle to start the context. Start immediately
|
|
|
|
* if negative value is given.
|
2020-05-08 12:36:29 +08:00
|
|
|
* @queue_size: The number of packets in the queue.
|
|
|
|
* @idle_irq_interval: the interval to queue packet during initial state.
|
2011-03-15 14:53:21 +08:00
|
|
|
*
|
|
|
|
* The stream cannot be started until it has been configured with
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_set_parameters() and it must be started before any PCM or MIDI
|
|
|
|
* device can be started.
|
2011-03-15 14:53:21 +08:00
|
|
|
*/
|
2019-10-17 23:54:13 +08:00
|
|
|
static int amdtp_stream_start(struct amdtp_stream *s, int channel, int speed,
|
2020-05-08 12:36:29 +08:00
|
|
|
int start_cycle, unsigned int queue_size,
|
|
|
|
unsigned int idle_irq_interval)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
|
|
|
static const struct {
|
|
|
|
unsigned int data_block;
|
|
|
|
unsigned int syt_offset;
|
2019-05-21 22:57:34 +08:00
|
|
|
} *entry, initial_state[] = {
|
2011-03-15 14:53:21 +08:00
|
|
|
[CIP_SFC_32000] = { 4, 3072 },
|
|
|
|
[CIP_SFC_48000] = { 6, 1024 },
|
|
|
|
[CIP_SFC_96000] = { 12, 1024 },
|
|
|
|
[CIP_SFC_192000] = { 24, 1024 },
|
|
|
|
[CIP_SFC_44100] = { 0, 67 },
|
|
|
|
[CIP_SFC_88200] = { 0, 67 },
|
|
|
|
[CIP_SFC_176400] = { 0, 67 },
|
|
|
|
};
|
2020-05-08 12:36:28 +08:00
|
|
|
bool is_irq_target = (s == s->domain->irq_target);
|
2019-05-21 22:57:34 +08:00
|
|
|
unsigned int ctx_header_size;
|
2019-05-22 22:17:07 +08:00
|
|
|
unsigned int max_ctx_payload_size;
|
2014-04-25 21:44:46 +08:00
|
|
|
enum dma_data_direction dir;
|
2014-04-25 21:45:03 +08:00
|
|
|
int type, tag, err;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
mutex_lock(&s->mutex);
|
|
|
|
|
2014-04-25 21:44:42 +08:00
|
|
|
if (WARN_ON(amdtp_stream_running(s) ||
|
2014-04-25 21:44:45 +08:00
|
|
|
(s->data_block_quadlets < 1))) {
|
2011-03-15 14:53:21 +08:00
|
|
|
err = -EBADFD;
|
|
|
|
goto err_unlock;
|
|
|
|
}
|
|
|
|
|
2019-05-21 22:57:34 +08:00
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
2019-10-18 14:19:10 +08:00
|
|
|
// NOTE: IT context should be used for constant IRQ.
|
|
|
|
if (is_irq_target) {
|
|
|
|
err = -EINVAL;
|
|
|
|
goto err_unlock;
|
|
|
|
}
|
|
|
|
|
2014-04-25 21:45:16 +08:00
|
|
|
s->data_block_counter = UINT_MAX;
|
2019-05-21 22:57:34 +08:00
|
|
|
} else {
|
|
|
|
entry = &initial_state[s->sfc];
|
|
|
|
|
2014-04-25 21:45:16 +08:00
|
|
|
s->data_block_counter = 0;
|
2019-05-21 22:57:34 +08:00
|
|
|
s->ctx_data.rx.data_block_state = entry->data_block;
|
|
|
|
s->ctx_data.rx.syt_offset_state = entry->syt_offset;
|
|
|
|
s->ctx_data.rx.last_syt_offset = TICKS_PER_CYCLE;
|
|
|
|
}
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2014-04-25 21:44:46 +08:00
|
|
|
/* initialize packet buffer */
|
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
|
|
|
dir = DMA_FROM_DEVICE;
|
|
|
|
type = FW_ISO_CONTEXT_RECEIVE;
|
2019-05-22 22:17:07 +08:00
|
|
|
if (!(s->flags & CIP_NO_HEADER))
|
|
|
|
ctx_header_size = IR_CTX_HEADER_SIZE_CIP;
|
|
|
|
else
|
|
|
|
ctx_header_size = IR_CTX_HEADER_SIZE_NO_CIP;
|
2019-05-23 23:14:40 +08:00
|
|
|
|
|
|
|
max_ctx_payload_size = amdtp_stream_get_max_payload(s) -
|
|
|
|
ctx_header_size;
|
2014-04-25 21:44:46 +08:00
|
|
|
} else {
|
|
|
|
dir = DMA_TO_DEVICE;
|
|
|
|
type = FW_ISO_CONTEXT_TRANSMIT;
|
2019-05-21 22:57:36 +08:00
|
|
|
ctx_header_size = 0; // No effect for IT context.
|
2019-05-22 22:17:07 +08:00
|
|
|
|
2019-05-23 23:14:40 +08:00
|
|
|
max_ctx_payload_size = amdtp_stream_get_max_payload(s);
|
|
|
|
if (!(s->flags & CIP_NO_HEADER))
|
|
|
|
max_ctx_payload_size -= IT_PKT_HEADER_SIZE_CIP;
|
|
|
|
}
|
2019-05-22 22:17:07 +08:00
|
|
|
|
2020-05-08 12:36:29 +08:00
|
|
|
err = iso_packets_buffer_init(&s->buffer, s->unit, queue_size,
|
2019-05-22 22:17:07 +08:00
|
|
|
max_ctx_payload_size, dir);
|
2011-03-15 14:53:21 +08:00
|
|
|
if (err < 0)
|
|
|
|
goto err_unlock;
|
2020-05-08 12:36:29 +08:00
|
|
|
s->queue_size = queue_size;
|
2019-10-18 14:19:10 +08:00
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
s->context = fw_iso_context_create(fw_parent_device(s->unit)->card,
|
2019-05-21 22:57:34 +08:00
|
|
|
type, channel, speed, ctx_header_size,
|
2020-05-08 12:36:28 +08:00
|
|
|
amdtp_stream_first_callback, s);
|
2011-03-15 14:53:21 +08:00
|
|
|
if (IS_ERR(s->context)) {
|
|
|
|
err = PTR_ERR(s->context);
|
|
|
|
if (err == -EBUSY)
|
|
|
|
dev_err(&s->unit->device,
|
2014-04-25 21:44:42 +08:00
|
|
|
"no free stream on this controller\n");
|
2011-03-15 14:53:21 +08:00
|
|
|
goto err_buffer;
|
|
|
|
}
|
|
|
|
|
2014-04-25 21:44:42 +08:00
|
|
|
amdtp_stream_update(s);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2019-05-21 22:57:34 +08:00
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
2019-05-22 22:17:07 +08:00
|
|
|
s->ctx_data.tx.max_ctx_payload_length = max_ctx_payload_size;
|
2019-05-21 22:57:34 +08:00
|
|
|
s->ctx_data.tx.ctx_header_size = ctx_header_size;
|
|
|
|
}
|
2018-04-29 14:01:46 +08:00
|
|
|
|
ALSA: firewire-lib: add no-header packet processing
As long as investigating Fireface 400, IEC 61883-1/6 is not applied to
its packet streaming protocol. Remarks of the specific protocol are:
* Each packet doesn't include CIP headers.
* 64,0 and 128,0 kHz are supported.
* The device doesn't necessarily transmit 8,000 packets per second.
* 0, 1, 2, 3 are used as tag for rx isochronous packets, however 0 is
used for tx isochronous packets.
On the other hand, there's a common feature. The number of data blocks
transferred in a second is the same as sampling transmission frequency.
Current ALSA IEC 61883-1/6 engine already has a method to calculate it and
this driver can utilize it for rx packets, as well as tx packets.
This commit adds support for the transferring protocol. CIP_NO_HEADERS
flag is newly added. When this flag is set:
* Both of 0 (without CIP header) and 1 (with CIP header) are used as tag
to handle incoming isochronous packet.
* 0 (without CIP header) is used as tag to transfer outgoing isochronous
packet.
* Skip CIP header evaluation.
* Use unique way to calculate the quadlets of isochronous packet payload.
In ALSA PCM interface, 128.0 kHz is not supported, and the ALSA
IEC 61883-1/6 engine doesn't support 64.0 kHz. These modes are dropped.
The sequence of rx packet has a remarkable quirk about tag. This will be
described in later commits.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-03-31 21:06:07 +08:00
|
|
|
if (s->flags & CIP_NO_HEADER)
|
|
|
|
s->tag = TAG_NO_CIP_HEADER;
|
|
|
|
else
|
|
|
|
s->tag = TAG_CIP;
|
|
|
|
|
2019-10-17 23:54:13 +08:00
|
|
|
s->pkt_descs = kcalloc(s->queue_size, sizeof(*s->pkt_descs),
|
2019-07-22 11:36:58 +08:00
|
|
|
GFP_KERNEL);
|
|
|
|
if (!s->pkt_descs) {
|
|
|
|
err = -ENOMEM;
|
|
|
|
goto err_context;
|
|
|
|
}
|
|
|
|
|
2011-03-15 14:57:24 +08:00
|
|
|
s->packet_index = 0;
|
2014-04-25 21:44:45 +08:00
|
|
|
do {
|
2019-05-23 23:14:39 +08:00
|
|
|
struct fw_iso_packet params;
|
2019-10-17 23:54:22 +08:00
|
|
|
|
2019-05-23 23:14:40 +08:00
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
2019-10-18 14:19:10 +08:00
|
|
|
err = queue_in_packet(s, ¶ms);
|
2019-05-23 23:14:40 +08:00
|
|
|
} else {
|
2019-10-18 14:19:10 +08:00
|
|
|
bool sched_irq = false;
|
|
|
|
|
2019-05-23 23:14:40 +08:00
|
|
|
params.header_length = 0;
|
|
|
|
params.payload_length = 0;
|
2019-10-18 14:19:10 +08:00
|
|
|
|
|
|
|
if (is_irq_target) {
|
|
|
|
sched_irq = !((s->packet_index + 1) %
|
|
|
|
idle_irq_interval);
|
|
|
|
}
|
|
|
|
|
2019-10-17 23:54:22 +08:00
|
|
|
err = queue_out_packet(s, ¶ms, sched_irq);
|
2019-05-23 23:14:40 +08:00
|
|
|
}
|
2014-04-25 21:44:45 +08:00
|
|
|
if (err < 0)
|
2019-07-22 11:36:58 +08:00
|
|
|
goto err_pkt_descs;
|
2014-04-25 21:44:45 +08:00
|
|
|
} while (s->packet_index > 0);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2014-04-25 21:44:46 +08:00
|
|
|
/* NOTE: TAG1 matches CIP. This just affects in stream. */
|
2014-04-25 21:45:03 +08:00
|
|
|
tag = FW_ISO_CONTEXT_MATCH_TAG1;
|
ALSA: firewire-lib: add no-header packet processing
As long as investigating Fireface 400, IEC 61883-1/6 is not applied to
its packet streaming protocol. Remarks of the specific protocol are:
* Each packet doesn't include CIP headers.
* 64,0 and 128,0 kHz are supported.
* The device doesn't necessarily transmit 8,000 packets per second.
* 0, 1, 2, 3 are used as tag for rx isochronous packets, however 0 is
used for tx isochronous packets.
On the other hand, there's a common feature. The number of data blocks
transferred in a second is the same as sampling transmission frequency.
Current ALSA IEC 61883-1/6 engine already has a method to calculate it and
this driver can utilize it for rx packets, as well as tx packets.
This commit adds support for the transferring protocol. CIP_NO_HEADERS
flag is newly added. When this flag is set:
* Both of 0 (without CIP header) and 1 (with CIP header) are used as tag
to handle incoming isochronous packet.
* 0 (without CIP header) is used as tag to transfer outgoing isochronous
packet.
* Skip CIP header evaluation.
* Use unique way to calculate the quadlets of isochronous packet payload.
In ALSA PCM interface, 128.0 kHz is not supported, and the ALSA
IEC 61883-1/6 engine doesn't support 64.0 kHz. These modes are dropped.
The sequence of rx packet has a remarkable quirk about tag. This will be
described in later commits.
Signed-off-by: Takashi Sakamoto <o-takashi@sakamocchi.jp>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
2017-03-31 21:06:07 +08:00
|
|
|
if ((s->flags & CIP_EMPTY_WITH_TAG0) || (s->flags & CIP_NO_HEADER))
|
2014-04-25 21:45:03 +08:00
|
|
|
tag |= FW_ISO_CONTEXT_MATCH_TAG0;
|
|
|
|
|
2014-04-25 21:44:49 +08:00
|
|
|
s->callbacked = false;
|
2019-10-18 14:19:11 +08:00
|
|
|
err = fw_iso_context_start(s->context, start_cycle, 0, tag);
|
2011-03-15 14:53:21 +08:00
|
|
|
if (err < 0)
|
2019-07-22 11:36:58 +08:00
|
|
|
goto err_pkt_descs;
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
mutex_unlock(&s->mutex);
|
|
|
|
|
|
|
|
return 0;
|
2019-07-22 11:36:58 +08:00
|
|
|
err_pkt_descs:
|
|
|
|
kfree(s->pkt_descs);
|
2011-03-15 14:53:21 +08:00
|
|
|
err_context:
|
|
|
|
fw_iso_context_destroy(s->context);
|
|
|
|
s->context = ERR_PTR(-1);
|
|
|
|
err_buffer:
|
|
|
|
iso_packets_buffer_destroy(&s->buffer, s->unit);
|
|
|
|
err_unlock:
|
|
|
|
mutex_unlock(&s->mutex);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2012-05-14 00:49:14 +08:00
|
|
|
/**
|
2019-10-18 14:19:07 +08:00
|
|
|
* amdtp_domain_stream_pcm_pointer - get the PCM buffer position
|
|
|
|
* @d: the AMDTP domain.
|
2014-04-25 21:44:42 +08:00
|
|
|
* @s: the AMDTP stream that transports the PCM data
|
2012-05-14 00:49:14 +08:00
|
|
|
*
|
|
|
|
* Returns the current buffer position, in frames.
|
|
|
|
*/
|
2019-10-18 14:19:07 +08:00
|
|
|
unsigned long amdtp_domain_stream_pcm_pointer(struct amdtp_domain *d,
|
|
|
|
struct amdtp_stream *s)
|
2012-05-14 00:49:14 +08:00
|
|
|
{
|
2019-10-18 14:19:07 +08:00
|
|
|
struct amdtp_stream *irq_target = d->irq_target;
|
|
|
|
|
|
|
|
if (irq_target && amdtp_stream_running(irq_target)) {
|
|
|
|
// This function is called in software IRQ context of
|
|
|
|
// period_tasklet or process context.
|
|
|
|
//
|
|
|
|
// When the software IRQ context was scheduled by software IRQ
|
|
|
|
// context of IT contexts, queued packets were already handled.
|
|
|
|
// Therefore, no need to flush the queue in buffer furthermore.
|
|
|
|
//
|
|
|
|
// When the process context reach here, some packets will be
|
|
|
|
// already queued in the buffer. These packets should be handled
|
|
|
|
// immediately to keep better granularity of PCM pointer.
|
|
|
|
//
|
|
|
|
// Later, the process context will sometimes schedules software
|
|
|
|
// IRQ context of the period_tasklet. Then, no need to flush the
|
|
|
|
// queue by the same reason as described in the above
|
|
|
|
if (!in_interrupt()) {
|
|
|
|
// Queued packet should be processed without any kernel
|
|
|
|
// preemption to keep latency against bus cycle.
|
|
|
|
preempt_disable();
|
|
|
|
fw_iso_context_flush_completions(irq_target->context);
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
}
|
2012-05-14 00:49:14 +08:00
|
|
|
|
locking/atomics: COCCINELLE/treewide: Convert trivial ACCESS_ONCE() patterns to READ_ONCE()/WRITE_ONCE()
Please do not apply this to mainline directly, instead please re-run the
coccinelle script shown below and apply its output.
For several reasons, it is desirable to use {READ,WRITE}_ONCE() in
preference to ACCESS_ONCE(), and new code is expected to use one of the
former. So far, there's been no reason to change most existing uses of
ACCESS_ONCE(), as these aren't harmful, and changing them results in
churn.
However, for some features, the read/write distinction is critical to
correct operation. To distinguish these cases, separate read/write
accessors must be used. This patch migrates (most) remaining
ACCESS_ONCE() instances to {READ,WRITE}_ONCE(), using the following
coccinelle script:
----
// Convert trivial ACCESS_ONCE() uses to equivalent READ_ONCE() and
// WRITE_ONCE()
// $ make coccicheck COCCI=/home/mark/once.cocci SPFLAGS="--include-headers" MODE=patch
virtual patch
@ depends on patch @
expression E1, E2;
@@
- ACCESS_ONCE(E1) = E2
+ WRITE_ONCE(E1, E2)
@ depends on patch @
expression E;
@@
- ACCESS_ONCE(E)
+ READ_ONCE(E)
----
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: davem@davemloft.net
Cc: linux-arch@vger.kernel.org
Cc: mpe@ellerman.id.au
Cc: shuah@kernel.org
Cc: snitzer@redhat.com
Cc: thor.thayer@linux.intel.com
Cc: tj@kernel.org
Cc: viro@zeniv.linux.org.uk
Cc: will.deacon@arm.com
Link: http://lkml.kernel.org/r/1508792849-3115-19-git-send-email-paulmck@linux.vnet.ibm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2017-10-24 05:07:29 +08:00
|
|
|
return READ_ONCE(s->pcm_buffer_pointer);
|
2012-05-14 00:49:14 +08:00
|
|
|
}
|
2019-10-18 14:19:07 +08:00
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_stream_pcm_pointer);
|
2012-05-14 00:49:14 +08:00
|
|
|
|
2017-06-07 08:38:05 +08:00
|
|
|
/**
|
2019-10-18 14:19:08 +08:00
|
|
|
* amdtp_domain_stream_pcm_ack - acknowledge queued PCM frames
|
|
|
|
* @d: the AMDTP domain.
|
2017-06-07 08:38:05 +08:00
|
|
|
* @s: the AMDTP stream that transfers the PCM frames
|
|
|
|
*
|
|
|
|
* Returns zero always.
|
|
|
|
*/
|
2019-10-18 14:19:08 +08:00
|
|
|
int amdtp_domain_stream_pcm_ack(struct amdtp_domain *d, struct amdtp_stream *s)
|
2017-06-07 08:38:05 +08:00
|
|
|
{
|
2019-10-18 14:19:08 +08:00
|
|
|
struct amdtp_stream *irq_target = d->irq_target;
|
|
|
|
|
|
|
|
// Process isochronous packets for recent isochronous cycle to handle
|
|
|
|
// queued PCM frames.
|
|
|
|
if (irq_target && amdtp_stream_running(irq_target)) {
|
|
|
|
// Queued packet should be processed without any kernel
|
|
|
|
// preemption to keep latency against bus cycle.
|
|
|
|
preempt_disable();
|
|
|
|
fw_iso_context_flush_completions(irq_target->context);
|
|
|
|
preempt_enable();
|
|
|
|
}
|
2017-06-07 08:38:05 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2019-10-18 14:19:08 +08:00
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_stream_pcm_ack);
|
2017-06-07 08:38:05 +08:00
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_update - update the stream after a bus reset
|
|
|
|
* @s: the AMDTP stream
|
2011-03-15 14:53:21 +08:00
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
void amdtp_stream_update(struct amdtp_stream *s)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
2015-05-22 22:21:12 +08:00
|
|
|
/* Precomputing. */
|
locking/atomics: COCCINELLE/treewide: Convert trivial ACCESS_ONCE() patterns to READ_ONCE()/WRITE_ONCE()
Please do not apply this to mainline directly, instead please re-run the
coccinelle script shown below and apply its output.
For several reasons, it is desirable to use {READ,WRITE}_ONCE() in
preference to ACCESS_ONCE(), and new code is expected to use one of the
former. So far, there's been no reason to change most existing uses of
ACCESS_ONCE(), as these aren't harmful, and changing them results in
churn.
However, for some features, the read/write distinction is critical to
correct operation. To distinguish these cases, separate read/write
accessors must be used. This patch migrates (most) remaining
ACCESS_ONCE() instances to {READ,WRITE}_ONCE(), using the following
coccinelle script:
----
// Convert trivial ACCESS_ONCE() uses to equivalent READ_ONCE() and
// WRITE_ONCE()
// $ make coccicheck COCCI=/home/mark/once.cocci SPFLAGS="--include-headers" MODE=patch
virtual patch
@ depends on patch @
expression E1, E2;
@@
- ACCESS_ONCE(E1) = E2
+ WRITE_ONCE(E1, E2)
@ depends on patch @
expression E;
@@
- ACCESS_ONCE(E)
+ READ_ONCE(E)
----
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: davem@davemloft.net
Cc: linux-arch@vger.kernel.org
Cc: mpe@ellerman.id.au
Cc: shuah@kernel.org
Cc: snitzer@redhat.com
Cc: thor.thayer@linux.intel.com
Cc: tj@kernel.org
Cc: viro@zeniv.linux.org.uk
Cc: will.deacon@arm.com
Link: http://lkml.kernel.org/r/1508792849-3115-19-git-send-email-paulmck@linux.vnet.ibm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2017-10-24 05:07:29 +08:00
|
|
|
WRITE_ONCE(s->source_node_id_field,
|
|
|
|
(fw_parent_device(s->unit)->card->node_id << CIP_SID_SHIFT) & CIP_SID_MASK);
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_update);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_stop - stop sending packets
|
|
|
|
* @s: the AMDTP stream to stop
|
2011-03-15 14:53:21 +08:00
|
|
|
*
|
|
|
|
* All PCM and MIDI devices of the stream must be stopped before the stream
|
|
|
|
* itself can be stopped.
|
|
|
|
*/
|
2019-08-04 14:21:38 +08:00
|
|
|
static void amdtp_stream_stop(struct amdtp_stream *s)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
|
|
|
mutex_lock(&s->mutex);
|
|
|
|
|
2014-04-25 21:44:42 +08:00
|
|
|
if (!amdtp_stream_running(s)) {
|
2011-03-15 14:53:21 +08:00
|
|
|
mutex_unlock(&s->mutex);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-05-14 04:03:09 +08:00
|
|
|
tasklet_kill(&s->period_tasklet);
|
2011-03-15 14:53:21 +08:00
|
|
|
fw_iso_context_stop(s->context);
|
|
|
|
fw_iso_context_destroy(s->context);
|
|
|
|
s->context = ERR_PTR(-1);
|
|
|
|
iso_packets_buffer_destroy(&s->buffer, s->unit);
|
2019-07-22 11:36:58 +08:00
|
|
|
kfree(s->pkt_descs);
|
2011-03-15 14:53:21 +08:00
|
|
|
|
2014-04-25 21:44:49 +08:00
|
|
|
s->callbacked = false;
|
|
|
|
|
2011-03-15 14:53:21 +08:00
|
|
|
mutex_unlock(&s->mutex);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2014-04-25 21:44:42 +08:00
|
|
|
* amdtp_stream_pcm_abort - abort the running PCM device
|
2011-03-15 14:53:21 +08:00
|
|
|
* @s: the AMDTP stream about to be stopped
|
|
|
|
*
|
|
|
|
* If the isochronous stream needs to be stopped asynchronously, call this
|
|
|
|
* function first to stop the PCM device.
|
|
|
|
*/
|
2014-04-25 21:44:42 +08:00
|
|
|
void amdtp_stream_pcm_abort(struct amdtp_stream *s)
|
2011-03-15 14:53:21 +08:00
|
|
|
{
|
|
|
|
struct snd_pcm_substream *pcm;
|
|
|
|
|
locking/atomics: COCCINELLE/treewide: Convert trivial ACCESS_ONCE() patterns to READ_ONCE()/WRITE_ONCE()
Please do not apply this to mainline directly, instead please re-run the
coccinelle script shown below and apply its output.
For several reasons, it is desirable to use {READ,WRITE}_ONCE() in
preference to ACCESS_ONCE(), and new code is expected to use one of the
former. So far, there's been no reason to change most existing uses of
ACCESS_ONCE(), as these aren't harmful, and changing them results in
churn.
However, for some features, the read/write distinction is critical to
correct operation. To distinguish these cases, separate read/write
accessors must be used. This patch migrates (most) remaining
ACCESS_ONCE() instances to {READ,WRITE}_ONCE(), using the following
coccinelle script:
----
// Convert trivial ACCESS_ONCE() uses to equivalent READ_ONCE() and
// WRITE_ONCE()
// $ make coccicheck COCCI=/home/mark/once.cocci SPFLAGS="--include-headers" MODE=patch
virtual patch
@ depends on patch @
expression E1, E2;
@@
- ACCESS_ONCE(E1) = E2
+ WRITE_ONCE(E1, E2)
@ depends on patch @
expression E;
@@
- ACCESS_ONCE(E)
+ READ_ONCE(E)
----
Signed-off-by: Mark Rutland <mark.rutland@arm.com>
Signed-off-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: davem@davemloft.net
Cc: linux-arch@vger.kernel.org
Cc: mpe@ellerman.id.au
Cc: shuah@kernel.org
Cc: snitzer@redhat.com
Cc: thor.thayer@linux.intel.com
Cc: tj@kernel.org
Cc: viro@zeniv.linux.org.uk
Cc: will.deacon@arm.com
Link: http://lkml.kernel.org/r/1508792849-3115-19-git-send-email-paulmck@linux.vnet.ibm.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
2017-10-24 05:07:29 +08:00
|
|
|
pcm = READ_ONCE(s->pcm);
|
2014-11-08 00:08:28 +08:00
|
|
|
if (pcm)
|
|
|
|
snd_pcm_stop_xrun(pcm);
|
2011-03-15 14:53:21 +08:00
|
|
|
}
|
2014-04-25 21:44:42 +08:00
|
|
|
EXPORT_SYMBOL(amdtp_stream_pcm_abort);
|
2019-08-04 14:21:20 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* amdtp_domain_init - initialize an AMDTP domain structure
|
|
|
|
* @d: the AMDTP domain to initialize.
|
|
|
|
*/
|
|
|
|
int amdtp_domain_init(struct amdtp_domain *d)
|
|
|
|
{
|
|
|
|
INIT_LIST_HEAD(&d->streams);
|
|
|
|
|
2019-10-07 19:05:16 +08:00
|
|
|
d->events_per_period = 0;
|
|
|
|
|
2020-05-08 12:36:33 +08:00
|
|
|
d->seq_descs = NULL;
|
|
|
|
|
2019-08-04 14:21:20 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_init);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* amdtp_domain_destroy - destroy an AMDTP domain structure
|
|
|
|
* @d: the AMDTP domain to destroy.
|
|
|
|
*/
|
|
|
|
void amdtp_domain_destroy(struct amdtp_domain *d)
|
|
|
|
{
|
2019-09-06 21:14:14 +08:00
|
|
|
// At present nothing to do.
|
|
|
|
return;
|
2019-08-04 14:21:20 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_destroy);
|
2019-08-04 14:21:21 +08:00
|
|
|
|
2019-08-04 14:21:22 +08:00
|
|
|
/**
|
|
|
|
* amdtp_domain_add_stream - register isoc context into the domain.
|
|
|
|
* @d: the AMDTP domain.
|
|
|
|
* @s: the AMDTP stream.
|
|
|
|
* @channel: the isochronous channel on the bus.
|
|
|
|
* @speed: firewire speed code.
|
|
|
|
*/
|
|
|
|
int amdtp_domain_add_stream(struct amdtp_domain *d, struct amdtp_stream *s,
|
|
|
|
int channel, int speed)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *tmp;
|
|
|
|
|
|
|
|
list_for_each_entry(tmp, &d->streams, list) {
|
|
|
|
if (s == tmp)
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
list_add(&s->list, &d->streams);
|
|
|
|
|
|
|
|
s->channel = channel;
|
|
|
|
s->speed = speed;
|
2020-05-08 12:36:28 +08:00
|
|
|
s->domain = d;
|
2019-08-04 14:21:22 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_add_stream);
|
|
|
|
|
2019-10-18 14:19:11 +08:00
|
|
|
static int get_current_cycle_time(struct fw_card *fw_card, int *cur_cycle)
|
|
|
|
{
|
|
|
|
int generation;
|
|
|
|
int rcode;
|
|
|
|
__be32 reg;
|
|
|
|
u32 data;
|
|
|
|
|
|
|
|
// This is a request to local 1394 OHCI controller and expected to
|
|
|
|
// complete without any event waiting.
|
|
|
|
generation = fw_card->generation;
|
|
|
|
smp_rmb(); // node_id vs. generation.
|
|
|
|
rcode = fw_run_transaction(fw_card, TCODE_READ_QUADLET_REQUEST,
|
|
|
|
fw_card->node_id, generation, SCODE_100,
|
|
|
|
CSR_REGISTER_BASE + CSR_CYCLE_TIME,
|
|
|
|
®, sizeof(reg));
|
|
|
|
if (rcode != RCODE_COMPLETE)
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
data = be32_to_cpu(reg);
|
|
|
|
*cur_cycle = data >> 12;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-08-04 14:21:23 +08:00
|
|
|
/**
|
|
|
|
* amdtp_domain_start - start sending packets for isoc context in the domain.
|
|
|
|
* @d: the AMDTP domain.
|
2019-10-18 14:19:11 +08:00
|
|
|
* @ir_delay_cycle: the cycle delay to start all IR contexts.
|
2019-08-04 14:21:23 +08:00
|
|
|
*/
|
2019-10-18 14:19:11 +08:00
|
|
|
int amdtp_domain_start(struct amdtp_domain *d, unsigned int ir_delay_cycle)
|
2019-08-04 14:21:23 +08:00
|
|
|
{
|
2020-05-08 12:36:29 +08:00
|
|
|
unsigned int events_per_buffer = d->events_per_buffer;
|
|
|
|
unsigned int events_per_period = d->events_per_period;
|
|
|
|
unsigned int idle_irq_interval;
|
|
|
|
unsigned int queue_size;
|
2019-08-04 14:21:23 +08:00
|
|
|
struct amdtp_stream *s;
|
2019-10-18 14:19:11 +08:00
|
|
|
int cycle;
|
|
|
|
int err;
|
2019-08-04 14:21:23 +08:00
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
// Select an IT context as IRQ target.
|
2019-08-04 14:21:23 +08:00
|
|
|
list_for_each_entry(s, &d->streams, list) {
|
2019-10-18 14:19:10 +08:00
|
|
|
if (s->direction == AMDTP_OUT_STREAM)
|
2019-08-04 14:21:23 +08:00
|
|
|
break;
|
|
|
|
}
|
2019-10-18 14:19:10 +08:00
|
|
|
if (!s)
|
|
|
|
return -ENXIO;
|
|
|
|
d->irq_target = s;
|
2019-08-04 14:21:23 +08:00
|
|
|
|
2020-05-08 12:36:29 +08:00
|
|
|
// This is a case that AMDTP streams in domain run just for MIDI
|
|
|
|
// substream. Use the number of events equivalent to 10 msec as
|
|
|
|
// interval of hardware IRQ.
|
|
|
|
if (events_per_period == 0)
|
|
|
|
events_per_period = amdtp_rate_table[d->irq_target->sfc] / 100;
|
|
|
|
if (events_per_buffer == 0)
|
|
|
|
events_per_buffer = events_per_period * 3;
|
|
|
|
|
|
|
|
queue_size = DIV_ROUND_UP(CYCLES_PER_SECOND * events_per_buffer,
|
|
|
|
amdtp_rate_table[d->irq_target->sfc]);
|
|
|
|
|
2020-05-08 12:36:33 +08:00
|
|
|
d->seq_descs = kcalloc(queue_size, sizeof(*d->seq_descs), GFP_KERNEL);
|
|
|
|
if (!d->seq_descs)
|
|
|
|
return -ENOMEM;
|
|
|
|
d->seq_size = queue_size;
|
|
|
|
d->seq_tail = 0;
|
|
|
|
|
2019-10-18 14:19:11 +08:00
|
|
|
if (ir_delay_cycle > 0) {
|
|
|
|
struct fw_card *fw_card = fw_parent_device(s->unit)->card;
|
|
|
|
|
|
|
|
err = get_current_cycle_time(fw_card, &cycle);
|
|
|
|
if (err < 0)
|
2020-05-08 12:36:33 +08:00
|
|
|
goto error;
|
2019-10-18 14:19:11 +08:00
|
|
|
|
|
|
|
// No need to care overflow in cycle field because of enough
|
|
|
|
// width.
|
|
|
|
cycle += ir_delay_cycle;
|
|
|
|
|
|
|
|
// Round up to sec field.
|
|
|
|
if ((cycle & 0x00001fff) >= CYCLES_PER_SECOND) {
|
|
|
|
unsigned int sec;
|
|
|
|
|
|
|
|
// The sec field can overflow.
|
|
|
|
sec = (cycle & 0xffffe000) >> 13;
|
|
|
|
cycle = (++sec << 13) |
|
|
|
|
((cycle & 0x00001fff) / CYCLES_PER_SECOND);
|
|
|
|
}
|
|
|
|
|
|
|
|
// In OHCI 1394 specification, lower 2 bits are available for
|
|
|
|
// sec field.
|
|
|
|
cycle &= 0x00007fff;
|
|
|
|
} else {
|
|
|
|
cycle = -1;
|
|
|
|
}
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
list_for_each_entry(s, &d->streams, list) {
|
2019-10-18 14:19:11 +08:00
|
|
|
int cycle_match;
|
|
|
|
|
|
|
|
if (s->direction == AMDTP_IN_STREAM) {
|
|
|
|
cycle_match = cycle;
|
|
|
|
} else {
|
|
|
|
// IT context starts immediately.
|
|
|
|
cycle_match = -1;
|
|
|
|
}
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
if (s != d->irq_target) {
|
2020-05-08 12:36:28 +08:00
|
|
|
err = amdtp_stream_start(s, s->channel, s->speed,
|
2020-05-08 12:36:29 +08:00
|
|
|
cycle_match, queue_size, 0);
|
2019-10-18 14:19:10 +08:00
|
|
|
if (err < 0)
|
|
|
|
goto error;
|
|
|
|
}
|
2019-08-04 14:21:23 +08:00
|
|
|
}
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
s = d->irq_target;
|
2020-05-08 12:36:29 +08:00
|
|
|
s->ctx_data.rx.events_per_period = events_per_period;
|
|
|
|
s->ctx_data.rx.event_count = 0;
|
|
|
|
|
|
|
|
idle_irq_interval = DIV_ROUND_UP(CYCLES_PER_SECOND * events_per_period,
|
|
|
|
amdtp_rate_table[d->irq_target->sfc]);
|
|
|
|
err = amdtp_stream_start(s, s->channel, s->speed, -1, queue_size,
|
|
|
|
idle_irq_interval);
|
2019-10-18 14:19:10 +08:00
|
|
|
if (err < 0)
|
|
|
|
goto error;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
error:
|
|
|
|
list_for_each_entry(s, &d->streams, list)
|
|
|
|
amdtp_stream_stop(s);
|
2020-05-08 12:36:33 +08:00
|
|
|
kfree(d->seq_descs);
|
|
|
|
d->seq_descs = NULL;
|
2019-08-04 14:21:23 +08:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_start);
|
|
|
|
|
2019-08-04 14:21:21 +08:00
|
|
|
/**
|
|
|
|
* amdtp_domain_stop - stop sending packets for isoc context in the same domain.
|
|
|
|
* @d: the AMDTP domain to which the isoc contexts belong.
|
|
|
|
*/
|
|
|
|
void amdtp_domain_stop(struct amdtp_domain *d)
|
|
|
|
{
|
|
|
|
struct amdtp_stream *s, *next;
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
if (d->irq_target)
|
|
|
|
amdtp_stream_stop(d->irq_target);
|
|
|
|
|
2019-08-04 14:21:21 +08:00
|
|
|
list_for_each_entry_safe(s, next, &d->streams, list) {
|
|
|
|
list_del(&s->list);
|
|
|
|
|
2019-10-18 14:19:10 +08:00
|
|
|
if (s != d->irq_target)
|
|
|
|
amdtp_stream_stop(s);
|
2019-08-04 14:21:21 +08:00
|
|
|
}
|
2019-10-07 19:05:16 +08:00
|
|
|
|
|
|
|
d->events_per_period = 0;
|
2019-10-18 14:19:10 +08:00
|
|
|
d->irq_target = NULL;
|
2020-05-08 12:36:33 +08:00
|
|
|
|
|
|
|
kfree(d->seq_descs);
|
|
|
|
d->seq_descs = NULL;
|
2019-08-04 14:21:21 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(amdtp_domain_stop);
|