2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* linux/arch/ia64/kernel/irq.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
|
|
|
|
*
|
|
|
|
* This file contains the code used by various IRQ handling routines:
|
|
|
|
* asking for different IRQ's should be done through these routines
|
|
|
|
* instead of just grabbing them. Thus setups with different IRQ numbers
|
|
|
|
* shouldn't result in any weird surprises, and installing new handlers
|
|
|
|
* should be easier.
|
|
|
|
*
|
|
|
|
* Copyright (C) Ashok Raj<ashok.raj@intel.com>, Intel Corporation 2004
|
|
|
|
*
|
|
|
|
* 4/14/2004: Added code to handle cpu migration and do safe irq
|
|
|
|
* migration without lossing interrupts for iosapic
|
|
|
|
* architecture.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <asm/delay.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'what should we do if we get a hw irq event on an illegal vector'.
|
|
|
|
* each architecture has to answer this themselves.
|
|
|
|
*/
|
|
|
|
void ack_bad_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
printk(KERN_ERR "Unexpected irq vector 0x%x on CPU %u!\n", irq, smp_processor_id());
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_IA64_GENERIC
|
|
|
|
unsigned int __ia64_local_vector_to_irq (ia64_vector vec)
|
|
|
|
{
|
|
|
|
return (unsigned int) vec;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt statistics:
|
|
|
|
*/
|
|
|
|
|
|
|
|
atomic_t irq_err_count;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* /proc/interrupts printing:
|
|
|
|
*/
|
|
|
|
|
|
|
|
int show_interrupts(struct seq_file *p, void *v)
|
|
|
|
{
|
|
|
|
int i = *(loff_t *) v, j;
|
|
|
|
struct irqaction * action;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (i == 0) {
|
|
|
|
seq_printf(p, " ");
|
2005-10-10 23:43:26 +08:00
|
|
|
for_each_online_cpu(j) {
|
|
|
|
seq_printf(p, "CPU%d ",j);
|
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
seq_putc(p, '\n');
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i < NR_IRQS) {
|
|
|
|
spin_lock_irqsave(&irq_desc[i].lock, flags);
|
|
|
|
action = irq_desc[i].action;
|
|
|
|
if (!action)
|
|
|
|
goto skip;
|
|
|
|
seq_printf(p, "%3d: ",i);
|
|
|
|
#ifndef CONFIG_SMP
|
|
|
|
seq_printf(p, "%10u ", kstat_irqs(i));
|
|
|
|
#else
|
2005-10-10 23:43:26 +08:00
|
|
|
for_each_online_cpu(j) {
|
|
|
|
seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
|
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif
|
|
|
|
seq_printf(p, " %14s", irq_desc[i].handler->typename);
|
|
|
|
seq_printf(p, " %s", action->name);
|
|
|
|
|
|
|
|
for (action=action->next; action; action = action->next)
|
|
|
|
seq_printf(p, ", %s", action->name);
|
|
|
|
|
|
|
|
seq_putc(p, '\n');
|
|
|
|
skip:
|
|
|
|
spin_unlock_irqrestore(&irq_desc[i].lock, flags);
|
|
|
|
} else if (i == NR_IRQS)
|
|
|
|
seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
static char irq_redir [NR_IRQS]; // = { [0 ... NR_IRQS-1] = 1 };
|
|
|
|
|
|
|
|
void set_irq_affinity_info (unsigned int irq, int hwid, int redir)
|
|
|
|
{
|
|
|
|
cpumask_t mask = CPU_MASK_NONE;
|
|
|
|
|
|
|
|
cpu_set(cpu_logical_id(hwid), mask);
|
|
|
|
|
|
|
|
if (irq < NR_IRQS) {
|
|
|
|
irq_affinity[irq] = mask;
|
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 06:16:15 +08:00
|
|
|
set_irq_info(irq, mask);
|
2005-04-17 06:20:36 +08:00
|
|
|
irq_redir[irq] = (char) (redir & 0xff);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
unsigned int vectors_in_migration[NR_IRQS];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Since cpu_online_map is already updated, we just need to check for
|
|
|
|
* affinity that has zeros
|
|
|
|
*/
|
|
|
|
static void migrate_irqs(void)
|
|
|
|
{
|
|
|
|
cpumask_t mask;
|
|
|
|
irq_desc_t *desc;
|
|
|
|
int irq, new_cpu;
|
|
|
|
|
|
|
|
for (irq=0; irq < NR_IRQS; irq++) {
|
|
|
|
desc = irq_descp(irq);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* No handling for now.
|
|
|
|
* TBD: Implement a disable function so we can now
|
|
|
|
* tell CPU not to respond to these local intr sources.
|
|
|
|
* such as ITV,CPEI,MCA etc.
|
|
|
|
*/
|
|
|
|
if (desc->status == IRQ_PER_CPU)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
cpus_and(mask, irq_affinity[irq], cpu_online_map);
|
|
|
|
if (any_online_cpu(mask) == NR_CPUS) {
|
|
|
|
/*
|
|
|
|
* Save it for phase 2 processing
|
|
|
|
*/
|
|
|
|
vectors_in_migration[irq] = irq;
|
|
|
|
|
|
|
|
new_cpu = any_online_cpu(cpu_online_map);
|
|
|
|
mask = cpumask_of_cpu(new_cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Al three are essential, currently WARN_ON.. maybe panic?
|
|
|
|
*/
|
|
|
|
if (desc->handler && desc->handler->disable &&
|
|
|
|
desc->handler->enable && desc->handler->set_affinity) {
|
|
|
|
desc->handler->disable(irq);
|
|
|
|
desc->handler->set_affinity(irq, mask);
|
|
|
|
desc->handler->enable(irq);
|
|
|
|
} else {
|
|
|
|
WARN_ON((!(desc->handler) || !(desc->handler->disable) ||
|
|
|
|
!(desc->handler->enable) ||
|
|
|
|
!(desc->handler->set_affinity)));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void fixup_irqs(void)
|
|
|
|
{
|
|
|
|
unsigned int irq;
|
|
|
|
extern void ia64_process_pending_intr(void);
|
|
|
|
|
|
|
|
ia64_set_itv(1<<16);
|
|
|
|
/*
|
|
|
|
* Phase 1: Locate irq's bound to this cpu and
|
|
|
|
* relocate them for cpu removal.
|
|
|
|
*/
|
|
|
|
migrate_irqs();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Phase 2: Perform interrupt processing for all entries reported in
|
|
|
|
* local APIC.
|
|
|
|
*/
|
|
|
|
ia64_process_pending_intr();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Phase 3: Now handle any interrupts not captured in local APIC.
|
|
|
|
* This is to account for cases that device interrupted during the time the
|
|
|
|
* rte was being disabled and re-programmed.
|
|
|
|
*/
|
|
|
|
for (irq=0; irq < NR_IRQS; irq++) {
|
|
|
|
if (vectors_in_migration[irq]) {
|
|
|
|
vectors_in_migration[irq]=0;
|
|
|
|
__do_IRQ(irq, NULL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Now let processor die. We do irq disable and max_xtp() to
|
|
|
|
* ensure there is no more interrupts routed to this processor.
|
|
|
|
* But the local timer interrupt can have 1 pending which we
|
|
|
|
* take care in timer_interrupt().
|
|
|
|
*/
|
|
|
|
max_xtp();
|
|
|
|
local_irq_disable();
|
|
|
|
}
|
|
|
|
#endif
|