2012-04-09 19:26:33 +08:00
|
|
|
/*
|
|
|
|
* at91sam9260.dtsi - Device Tree Include file for AT91SAM9260 family SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Atmel,
|
|
|
|
* 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
|
|
|
|
* 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
|
|
|
|
*
|
|
|
|
* Licensed under GPLv2 or later.
|
|
|
|
*/
|
|
|
|
|
2013-05-15 01:21:50 +08:00
|
|
|
#include "skeleton.dtsi"
|
2013-04-24 08:34:25 +08:00
|
|
|
#include <dt-bindings/pinctrl/at91.h>
|
2013-04-24 08:34:25 +08:00
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
2013-04-24 08:34:25 +08:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2014-04-18 18:44:20 +08:00
|
|
|
#include <dt-bindings/clock/at91.h>
|
2012-04-09 19:26:33 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Atmel AT91SAM9260 family SoC";
|
|
|
|
compatible = "atmel,at91sam9260";
|
|
|
|
interrupt-parent = <&aic>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &dbgu;
|
|
|
|
serial1 = &usart0;
|
|
|
|
serial2 = &usart1;
|
|
|
|
serial3 = &usart2;
|
|
|
|
serial4 = &usart3;
|
2012-11-19 06:40:01 +08:00
|
|
|
serial5 = &uart0;
|
|
|
|
serial6 = &uart1;
|
2012-04-09 19:26:33 +08:00
|
|
|
gpio0 = &pioA;
|
|
|
|
gpio1 = &pioB;
|
|
|
|
gpio2 = &pioC;
|
|
|
|
tcb0 = &tcb0;
|
|
|
|
tcb1 = &tcb1;
|
2012-09-12 14:42:16 +08:00
|
|
|
i2c0 = &i2c0;
|
2012-11-07 11:41:41 +08:00
|
|
|
ssc0 = &ssc0;
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
cpus {
|
2013-04-19 01:31:35 +08:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu {
|
|
|
|
compatible = "arm,arm926ej-s";
|
|
|
|
device_type = "cpu";
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
reg = <0x20000000 0x04000000>;
|
|
|
|
};
|
|
|
|
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks {
|
|
|
|
slow_xtal: slow_xtal {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
main_xtal: main_xtal {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
adc_op_clk: adc_op_clk{
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <5000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-04-09 19:26:33 +08:00
|
|
|
ahb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
apb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
aic: interrupt-controller@fffff000 {
|
2012-06-20 22:13:30 +08:00
|
|
|
#interrupt-cells = <3>;
|
2012-04-09 19:26:33 +08:00
|
|
|
compatible = "atmel,at91rm9200-aic";
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xfffff000 0x200>;
|
2012-04-09 19:36:36 +08:00
|
|
|
atmel,external-irqs = <29 30 31>;
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
ramc0: ramc@ffffea00 {
|
|
|
|
compatible = "atmel,at91sam9260-sdramc";
|
|
|
|
reg = <0xffffea00 0x200>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pmc: pmc@fffffc00 {
|
2014-04-18 18:44:20 +08:00
|
|
|
compatible = "atmel,at91sam9260-pmc";
|
2012-04-09 19:26:33 +08:00
|
|
|
reg = <0xfffffc00 0x100>;
|
2014-04-18 18:44:20 +08:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
main_osc: main_osc {
|
|
|
|
compatible = "atmel,at91rm9200-clk-main-osc";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
interrupts-extended = <&pmc AT91_PMC_MOSCS>;
|
|
|
|
clocks = <&main_xtal>;
|
|
|
|
};
|
|
|
|
|
|
|
|
main: mainck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-main";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clocks = <&main_osc>;
|
|
|
|
};
|
|
|
|
|
|
|
|
slow_rc_osc: slow_rc_osc {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
clock-accuracy = <50000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clk32k: slck {
|
|
|
|
compatible = "atmel,at91sam9260-clk-slow";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clocks = <&slow_rc_osc>, <&slow_xtal>;
|
|
|
|
};
|
|
|
|
|
|
|
|
plla: pllack {
|
|
|
|
compatible = "atmel,at91rm9200-clk-pll";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
interrupts-extended = <&pmc AT91_PMC_LOCKA>;
|
|
|
|
clocks = <&main>;
|
|
|
|
reg = <0>;
|
|
|
|
atmel,clk-input-range = <1000000 32000000>;
|
|
|
|
#atmel,pll-clk-output-range-cells = <4>;
|
|
|
|
atmel,pll-clk-output-ranges = <80000000 160000000 0 1>,
|
|
|
|
<150000000 240000000 2 1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pllb: pllbck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-pll";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
interrupts-extended = <&pmc AT91_PMC_LOCKB>;
|
|
|
|
clocks = <&main>;
|
|
|
|
reg = <1>;
|
|
|
|
atmel,clk-input-range = <1000000 5000000>;
|
|
|
|
#atmel,pll-clk-output-range-cells = <4>;
|
|
|
|
atmel,pll-clk-output-ranges = <70000000 130000000 1 1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mck: masterck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-master";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
|
|
|
|
clocks = <&clk32k>, <&main>, <&plla>, <&pllb>;
|
|
|
|
atmel,clk-output-range = <0 105000000>;
|
|
|
|
atmel,clk-divisors = <1 2 4 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usb: usbck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-usb";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
atmel,clk-divisors = <1 2 4 0>;
|
|
|
|
clocks = <&pllb>;
|
|
|
|
};
|
|
|
|
|
|
|
|
prog: progck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-programmable";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupt-parent = <&pmc>;
|
|
|
|
clocks = <&clk32k>, <&main>, <&plla>, <&pllb>;
|
|
|
|
|
|
|
|
prog0: prog0 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
interrupts = <AT91_PMC_PCKRDY(0)>;
|
|
|
|
};
|
|
|
|
|
|
|
|
prog1: prog1 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
interrupts = <AT91_PMC_PCKRDY(1)>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
systemck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-system";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
uhpck: uhpck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <6>;
|
|
|
|
clocks = <&usb>;
|
|
|
|
};
|
|
|
|
|
|
|
|
udpck: udpck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <7>;
|
|
|
|
clocks = <&usb>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pck0: pck0 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <8>;
|
|
|
|
clocks = <&prog0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pck1: pck1 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <9>;
|
|
|
|
clocks = <&prog1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
periphck {
|
|
|
|
compatible = "atmel,at91rm9200-clk-peripheral";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
clocks = <&mck>;
|
|
|
|
|
|
|
|
pioA_clk: pioA_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pioB_clk: pioB_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <3>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pioC_clk: pioC_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
adc_clk: adc_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <5>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usart0_clk: usart0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <6>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usart1_clk: usart1_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <7>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usart2_clk: usart2_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mci0_clk: mci0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <9>;
|
|
|
|
};
|
|
|
|
|
|
|
|
udc_clk: udc_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <10>;
|
|
|
|
};
|
|
|
|
|
|
|
|
twi0_clk: twi0_clk {
|
|
|
|
reg = <11>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi0_clk: spi0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <12>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1_clk: spi1_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <13>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ssc0_clk: ssc0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <14>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc0_clk: tc0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <17>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc1_clk: tc1_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <18>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc2_clk: tc2_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <19>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci_clk: ohci_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <20>;
|
|
|
|
};
|
|
|
|
|
|
|
|
macb0_clk: macb0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <21>;
|
|
|
|
};
|
|
|
|
|
|
|
|
isi_clk: isi_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <22>;
|
|
|
|
};
|
|
|
|
|
|
|
|
usart3_clk: usart3_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <23>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart0_clk: uart0_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <24>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1_clk: uart1_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <25>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc3_clk: tc3_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <26>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc4_clk: tc4_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <27>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tc5_clk: tc5_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
reg = <28>;
|
|
|
|
};
|
|
|
|
};
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
rstc@fffffd00 {
|
|
|
|
compatible = "atmel,at91sam9260-rstc";
|
|
|
|
reg = <0xfffffd00 0x10>;
|
|
|
|
};
|
|
|
|
|
|
|
|
shdwc@fffffd10 {
|
|
|
|
compatible = "atmel,at91sam9260-shdwc";
|
|
|
|
reg = <0xfffffd10 0x10>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pit: timer@fffffd30 {
|
|
|
|
compatible = "atmel,at91sam9260-pit";
|
|
|
|
reg = <0xfffffd30 0xf>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&mck>;
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
tcb0: timer@fffa0000 {
|
|
|
|
compatible = "atmel,at91rm9200-tcb";
|
|
|
|
reg = <0xfffa0000 0x100>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
|
|
|
|
18 IRQ_TYPE_LEVEL_HIGH 0
|
|
|
|
19 IRQ_TYPE_LEVEL_HIGH 0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>;
|
|
|
|
clock-names = "t0_clk", "t1_clk", "t2_clk";
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
tcb1: timer@fffdc000 {
|
|
|
|
compatible = "atmel,at91rm9200-tcb";
|
|
|
|
reg = <0xfffdc000 0x100>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0
|
|
|
|
27 IRQ_TYPE_LEVEL_HIGH 0
|
|
|
|
28 IRQ_TYPE_LEVEL_HIGH 0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&tc3_clk>, <&tc4_clk>, <&tc5_clk>;
|
|
|
|
clock-names = "t0_clk", "t1_clk", "t2_clk";
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
2012-07-04 17:20:46 +08:00
|
|
|
pinctrl@fffff400 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
|
|
|
|
ranges = <0xfffff400 0xfffff400 0x600>;
|
|
|
|
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,mux-mask = <
|
|
|
|
/* A B */
|
|
|
|
0xffffffff 0xffc00c3b /* pioA */
|
|
|
|
0xffffffff 0x7fff3ccf /* pioB */
|
|
|
|
0xffffffff 0x007fffff /* pioC */
|
|
|
|
>;
|
|
|
|
|
|
|
|
/* shared pinctrl settings */
|
2012-07-05 16:56:09 +08:00
|
|
|
dbgu {
|
|
|
|
pinctrl_dbgu: dbgu-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
|
|
|
|
AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB15 periph with pullup */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
usart0 {
|
|
|
|
pinctrl_usart0: usart0-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
|
|
|
|
AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 07:30:01 +08:00
|
|
|
pinctrl_usart0_rts: usart0_rts-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
|
2012-11-19 07:30:01 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart0_cts: usart0_cts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl_usart0_dtr_dsr: usart0_dtr_dsr-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A */
|
|
|
|
AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB22 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl_usart0_dcd: usart0_dcd-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl_usart0_ri: usart0_ri-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
usart1 {
|
|
|
|
pinctrl_usart1: usart1-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
|
|
|
|
AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 07:30:01 +08:00
|
|
|
pinctrl_usart1_rts: usart1_rts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB28 periph A */
|
2012-11-19 07:30:01 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart1_cts: usart1_cts-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB29 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
usart2 {
|
|
|
|
pinctrl_usart2: usart2-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB8 periph A with pullup */
|
|
|
|
AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB9 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 07:30:01 +08:00
|
|
|
pinctrl_usart2_rts: usart2_rts-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
|
2012-11-19 07:30:01 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart2_cts: usart2_cts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA5 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
usart3 {
|
|
|
|
pinctrl_usart3: usart3-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB10 periph A with pullup */
|
|
|
|
AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
|
2012-11-19 07:30:01 +08:00
|
|
|
pinctrl_usart3_rts: usart3_rts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC8 periph B */
|
2012-11-19 07:30:01 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart3_cts: usart3_cts-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC10 periph B */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
uart0 {
|
|
|
|
pinctrl_uart0: uart0-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA31 periph B with pullup */
|
|
|
|
AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
uart1 {
|
|
|
|
pinctrl_uart1: uart1-0 {
|
2012-07-05 16:56:09 +08:00
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB12 periph A with pullup */
|
|
|
|
AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
|
2012-07-05 16:56:09 +08:00
|
|
|
};
|
|
|
|
};
|
2012-07-05 16:56:09 +08:00
|
|
|
|
2012-07-12 23:36:52 +08:00
|
|
|
nand {
|
|
|
|
pinctrl_nand: nand-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOC 13 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC13 gpio RDY pin pull_up */
|
|
|
|
AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
|
2012-07-12 23:36:52 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-10-23 10:19:11 +08:00
|
|
|
macb {
|
|
|
|
pinctrl_macb_rmii: macb_rmii-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
|
|
|
|
AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
|
|
|
|
AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
|
|
|
|
AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
|
|
|
|
AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
|
|
|
|
AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
|
|
|
|
AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
|
|
|
|
AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA19 periph A */
|
|
|
|
AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA20 periph A */
|
|
|
|
AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
|
2012-10-23 10:19:11 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B */
|
|
|
|
AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA23 periph B */
|
|
|
|
AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
|
|
|
|
AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
|
|
|
|
AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA26 periph B */
|
|
|
|
AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
|
|
|
|
AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
|
|
|
|
AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
|
2012-10-23 10:19:11 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_macb_rmii_mii_alt: macb_rmii_mii-1 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA10 periph B */
|
|
|
|
AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA11 periph B */
|
2013-06-01 15:38:04 +08:00
|
|
|
AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B */
|
2013-04-24 08:34:25 +08:00
|
|
|
AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
|
|
|
|
AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA26 periph B */
|
|
|
|
AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
|
|
|
|
AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
|
|
|
|
AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
|
2012-10-23 10:19:11 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-16 08:24:17 +08:00
|
|
|
mmc0 {
|
|
|
|
pinctrl_mmc0_clk: mmc0_clk-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
|
2012-11-16 08:24:17 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
|
|
|
|
AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA6 periph A with pullup */
|
2012-11-16 08:24:17 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
|
|
|
|
AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
|
|
|
|
AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
|
2012-11-16 08:24:17 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA1 periph B with pullup */
|
|
|
|
AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA0 periph B with pullup */
|
2012-11-16 08:24:17 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
|
|
|
|
AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA4 periph B with pullup */
|
|
|
|
AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA3 periph B with pullup */
|
2012-11-16 08:24:17 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-01-11 22:08:30 +08:00
|
|
|
ssc0 {
|
|
|
|
pinctrl_ssc0_tx: ssc0_tx-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
|
|
|
|
AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A */
|
|
|
|
AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
|
2013-01-11 22:08:30 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_ssc0_rx: ssc0_rx-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
|
|
|
|
AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB20 periph A */
|
|
|
|
AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
|
2013-01-11 22:08:30 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-03 14:03:52 +08:00
|
|
|
spi0 {
|
|
|
|
pinctrl_spi0: spi0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
|
|
|
|
AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
|
|
|
|
AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
|
2013-04-03 14:03:52 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1 {
|
|
|
|
pinctrl_spi1: spi1-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 08:34:25 +08:00
|
|
|
<AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI1_MISO pin */
|
|
|
|
AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI1_MOSI pin */
|
|
|
|
AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI1_SPCK pin */
|
2013-04-03 14:03:52 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-26 16:55:59 +08:00
|
|
|
i2c_gpio0 {
|
|
|
|
pinctrl_i2c_gpio0: i2c_gpio0-0 {
|
|
|
|
atmel,pins =
|
|
|
|
<AT91_PIOA 23 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE
|
|
|
|
AT91_PIOA 24 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-24 18:05:56 +08:00
|
|
|
tcb0 {
|
|
|
|
pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcb1 {
|
|
|
|
pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
|
|
|
|
atmel,pins = <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
|
2013-04-03 14:03:52 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-07-04 17:20:46 +08:00
|
|
|
pioA: gpio@fffff400 {
|
|
|
|
compatible = "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff400 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 17:20:46 +08:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&pioA_clk>;
|
2012-07-04 17:20:46 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pioB: gpio@fffff600 {
|
|
|
|
compatible = "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff600 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 17:20:46 +08:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&pioB_clk>;
|
2012-07-04 17:20:46 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
pioC: gpio@fffff800 {
|
|
|
|
compatible = "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff800 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 17:20:46 +08:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&pioC_clk>;
|
2012-07-04 17:20:46 +08:00
|
|
|
};
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
dbgu: serial@fffff200 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffff200 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_dbgu>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&mck>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart0: serial@fffb0000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffb0000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_usart0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&usart0_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart1: serial@fffb4000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffb4000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_usart1>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&usart1_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart2: serial@fffb8000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffb8000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_usart2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&usart2_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart3: serial@fffd0000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffd0000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_usart3>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&usart3_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
uart0: serial@fffd4000 {
|
2012-04-09 19:26:33 +08:00
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffd4000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <24 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_uart0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&uart0_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-19 06:40:01 +08:00
|
|
|
uart1: serial@fffd8000 {
|
2012-04-09 19:26:33 +08:00
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffd8000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <25 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-04-09 19:26:33 +08:00
|
|
|
atmel,use-dma-rx;
|
|
|
|
atmel,use-dma-tx;
|
2012-07-05 16:56:09 +08:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 06:40:01 +08:00
|
|
|
pinctrl-0 = <&pinctrl_uart1>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&uart1_clk>;
|
|
|
|
clock-names = "usart";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
macb0: ethernet@fffc4000 {
|
|
|
|
compatible = "cdns,at32ap7000-macb", "cdns,macb";
|
|
|
|
reg = <0xfffc4000 0x100>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
|
2012-10-23 10:19:11 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_macb_rmii>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&macb0_clk>, <&macb0_clk>;
|
|
|
|
clock-names = "hclk", "pclk";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb1: gadget@fffa4000 {
|
|
|
|
compatible = "atmel,at91rm9200-udc";
|
|
|
|
reg = <0xfffa4000 0x4000>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <10 IRQ_TYPE_LEVEL_HIGH 2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&udc_clk>, <&udpck>;
|
|
|
|
clock-names = "pclk", "hclk";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-05-16 23:37:06 +08:00
|
|
|
|
2012-09-12 14:42:16 +08:00
|
|
|
i2c0: i2c@fffac000 {
|
|
|
|
compatible = "atmel,at91sam9260-i2c";
|
|
|
|
reg = <0xfffac000 0x100>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
|
2012-09-12 14:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&twi0_clk>;
|
2012-09-12 14:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-19 19:23:36 +08:00
|
|
|
mmc0: mmc@fffa8000 {
|
|
|
|
compatible = "atmel,hsmci";
|
|
|
|
reg = <0xfffa8000 0x600>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <9 IRQ_TYPE_LEVEL_HIGH 0>;
|
2012-11-19 19:23:36 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-07-15 18:05:19 +08:00
|
|
|
pinctrl-names = "default";
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&mci0_clk>;
|
|
|
|
clock-names = "mci_clk";
|
2012-11-19 19:23:36 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-07 11:41:41 +08:00
|
|
|
ssc0: ssc@fffbc000 {
|
|
|
|
compatible = "atmel,at91rm9200-ssc";
|
|
|
|
reg = <0xfffbc000 0x4000>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
|
2013-01-11 22:08:30 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&ssc0_clk>;
|
|
|
|
clock-names = "pclk";
|
Sound updates for 3.8-rc1
This update contains a fairly wide range of changes all over in sound
subdirectory, mainly because of UAPI header moves by David and __dev*
annotation removals by Bill. Other highlights are:
- Introduced the support for wallclock timestamps in ALSA PCM core
- Add the poll loop implementation for HD-audio jack detection
- Yet more VGA-switcheroo fixes for HD-audio
- New VIA HD-audio codec support
- More fixes on resource management in USB audio and MIDI drivers
- More quirks for USB-audio ASUS Xonar U3, Reloop Play, Focusrite,
Roland VG-99, etc
- Add support for FastTrack C400 usb-audio
- Clean ups in many drivers regarding firmware loading
- Add PSC724 Ultiimate Edge support to ice1712
- A few hdspm driver updates
- New Stanton SCS.1d/1m FireWire driver
- Standardisation of the logging in ASoC codes
- DT and dmaengine support for ASoC Atmel
- Support for Wolfson ADSP cores
- New drivers for Freescale/iVeia P1022 and Maxim MAX98090
- Lots of other ASoC driver fixes and developments
-----BEGIN PGP SIGNATURE-----
Version: GnuPG v2.0.19 (GNU/Linux)
iQIcBAABAgAGBQJQyYh9AAoJEGwxgFQ9KSmk95UP+wcVXRynWulCVwEnVjjWv/UM
2fIsD0RkWO4WoqEVCNCHzW27pvFC36uqLx5vtas4CoJ2CX8ufQsPqWTx6K3MY/DQ
/VJT8CI2EKPQY1Q0PySVo2nBqwcUXWWoZE47t1ZowR6cxtmgrS8lLxYJvkbfEOHF
PS8WItACqH5F5VPxGFkhPwR2OTLfaYt7ilKx82vgxSzdMAel8q/I9uS/MUv8KV+1
1s5yBvlW5eyDXKpQbP/KiMJLJ/zk1MRAKK2HftAk8pNt+Xy160NvXhbILDWKC4uT
QBRPqyIe8BmL3VlXpw3mn7nbeU7rSfc/Rbrnm2+Yb54/Wtj4PnV6Z6bg7HO610im
e/tBNHoaL7qn1iNYSC3heW11rToksd03/LK0GREvkX3Bl21T+Naaun/DY/PGIfMQ
nOXy7uVo6sVdZnN2MTWof9qeMYBSlrwQVsMde6kbYadNcXnuqUqCOx41kiAdE8t5
jfZy5QR+uDjdJgDv8/CuiCYxSjjTUfO1tdSV/VjsTK17Gfw3DWTJpeznVnoIALbZ
81HXYxb+uGZ8xDr0WXGkydlnPvB6bnWu2vvfrLBkioA/p60EDNCtgKo1y3NzQGh8
P2qILNhXIRrS2EoAScQOb6F1RPsvbDN9PbihnkShX3r7DXyeynr9jgPy3L2vf0bR
xyu0jtQiqYb34ss7qqdz
=IIsz
-----END PGP SIGNATURE-----
Merge tag 'sound-3.8' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound
Pull sound updates from Takashi Iwai:
"This update contains a fairly wide range of changes all over in sound
subdirectory, mainly because of UAPI header moves by David and __dev*
annotation removals by Bill. Other highlights are:
- Introduced the support for wallclock timestamps in ALSA PCM core
- Add the poll loop implementation for HD-audio jack detection
- Yet more VGA-switcheroo fixes for HD-audio
- New VIA HD-audio codec support
- More fixes on resource management in USB audio and MIDI drivers
- More quirks for USB-audio ASUS Xonar U3, Reloop Play, Focusrite,
Roland VG-99, etc
- Add support for FastTrack C400 usb-audio
- Clean ups in many drivers regarding firmware loading
- Add PSC724 Ultiimate Edge support to ice1712
- A few hdspm driver updates
- New Stanton SCS.1d/1m FireWire driver
- Standardisation of the logging in ASoC codes
- DT and dmaengine support for ASoC Atmel
- Support for Wolfson ADSP cores
- New drivers for Freescale/iVeia P1022 and Maxim MAX98090
- Lots of other ASoC driver fixes and developments"
Fix up trivial conflicts. And go out on a limb and assume the dts file
'status' field of one of the conflicting things was supposed to be
"disabled", not "disable" like in pretty much all other cases.
* tag 'sound-3.8' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound: (341 commits)
ALSA: hda - Move runtime PM check to runtime_idle callback
ALSA: hda - Add stereo-dmic fixup for Acer Aspire One 522
ALSA: hda - Avoid doubly suspend after vga switcheroo
ALSA: usb-audio: Enable S/PDIF on the ASUS Xonar U3
ALSA: hda - Check validity of CORB/RIRB WP reads
ALSA: hda - use usleep_range in link reset and change timeout check
ALSA: HDA: VIA: Add support for codec VT1808.
ALSA: HDA: VIA Add support for codec VT1705CF.
ASoC: codecs: remove __dev* attributes
ASoC: utils: remove __dev* attributes
ASoC: ux500: remove __dev* attributes
ASoC: txx9: remove __dev* attributes
ASoC: tegra: remove __dev* attributes
ASoC: spear: remove __dev* attributes
ASoC: sh: remove __dev* attributes
ASoC: s6000: remove __dev* attributes
ASoC: OMAP: remove __dev* attributes
ASoC: nuc900: remove __dev* attributes
ASoC: mxs: remove __dev* attributes
ASoC: kirkwood: remove __dev* attributes
...
2012-12-14 03:51:23 +08:00
|
|
|
status = "disabled";
|
2012-11-07 11:41:41 +08:00
|
|
|
};
|
|
|
|
|
2013-04-03 14:02:18 +08:00
|
|
|
spi0: spi@fffc8000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "atmel,at91rm9200-spi";
|
|
|
|
reg = <0xfffc8000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
|
2013-04-03 14:03:52 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_spi0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&spi0_clk>;
|
|
|
|
clock-names = "spi_clk";
|
2013-04-03 14:02:18 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@fffcc000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "atmel,at91rm9200-spi";
|
|
|
|
reg = <0xfffcc000 0x200>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
|
2013-04-03 14:03:52 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_spi1>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&spi1_clk>;
|
|
|
|
clock-names = "spi_clk";
|
2013-04-03 14:02:18 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-16 23:37:06 +08:00
|
|
|
adc0: adc@fffe0000 {
|
2014-03-11 03:17:21 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-05-16 23:37:06 +08:00
|
|
|
compatible = "atmel,at91sam9260-adc";
|
|
|
|
reg = <0xfffe0000 0x100>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <5 IRQ_TYPE_LEVEL_HIGH 0>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&adc_clk>, <&adc_op_clk>;
|
|
|
|
clock-names = "adc_clk", "adc_op_clk";
|
2012-05-16 23:37:06 +08:00
|
|
|
atmel,adc-use-external-triggers;
|
|
|
|
atmel,adc-channels-used = <0xf>;
|
|
|
|
atmel,adc-vref = <3300>;
|
|
|
|
atmel,adc-startup-time = <15>;
|
2013-03-29 17:13:19 +08:00
|
|
|
atmel,adc-res = <8 10>;
|
|
|
|
atmel,adc-res-names = "lowres", "highres";
|
|
|
|
atmel,adc-use-res = "highres";
|
2012-05-16 23:37:06 +08:00
|
|
|
|
|
|
|
trigger@0 {
|
2014-03-11 03:17:21 +08:00
|
|
|
reg = <0>;
|
2012-05-16 23:37:06 +08:00
|
|
|
trigger-name = "timer-counter-0";
|
|
|
|
trigger-value = <0x1>;
|
|
|
|
};
|
|
|
|
trigger@1 {
|
2014-03-11 03:17:21 +08:00
|
|
|
reg = <1>;
|
2012-05-16 23:37:06 +08:00
|
|
|
trigger-name = "timer-counter-1";
|
|
|
|
trigger-value = <0x3>;
|
|
|
|
};
|
|
|
|
|
|
|
|
trigger@2 {
|
2014-03-11 03:17:21 +08:00
|
|
|
reg = <2>;
|
2012-05-16 23:37:06 +08:00
|
|
|
trigger-name = "timer-counter-2";
|
|
|
|
trigger-value = <0x5>;
|
|
|
|
};
|
|
|
|
|
|
|
|
trigger@3 {
|
2014-03-11 03:17:21 +08:00
|
|
|
reg = <3>;
|
2012-05-16 23:37:06 +08:00
|
|
|
trigger-name = "external";
|
2014-05-13 00:32:55 +08:00
|
|
|
trigger-value = <0xd>;
|
2012-05-16 23:37:06 +08:00
|
|
|
trigger-external;
|
|
|
|
};
|
|
|
|
};
|
2012-11-12 16:37:26 +08:00
|
|
|
|
2014-11-14 18:08:49 +08:00
|
|
|
rtc@fffffd20 {
|
|
|
|
compatible = "atmel,at91sam9260-rtt";
|
|
|
|
reg = <0xfffffd20 0x10>;
|
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
|
|
|
clocks = <&clk32k>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-12 16:37:26 +08:00
|
|
|
watchdog@fffffd40 {
|
|
|
|
compatible = "atmel,at91sam9260-wdt";
|
|
|
|
reg = <0xfffffd40 0x10>;
|
2013-10-04 15:24:14 +08:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
|
|
|
atmel,watchdog-type = "hardware";
|
|
|
|
atmel,reset-type = "all";
|
|
|
|
atmel,dbg-halt;
|
|
|
|
atmel,idle-halt;
|
2012-11-12 16:37:26 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-14 18:08:50 +08:00
|
|
|
|
|
|
|
gpbr: syscon@fffffd50 {
|
|
|
|
compatible = "atmel,at91sam9260-gpbr", "syscon";
|
|
|
|
reg = <0xfffffd50 0x10>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-04-09 19:26:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
nand0: nand@40000000 {
|
|
|
|
compatible = "atmel,at91rm9200-nand";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x40000000 0x10000000
|
|
|
|
0xffffe800 0x200
|
|
|
|
>;
|
|
|
|
atmel,nand-addr-offset = <21>;
|
|
|
|
atmel,nand-cmd-offset = <22>;
|
2012-07-12 23:36:52 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_nand>;
|
2013-04-24 08:34:25 +08:00
|
|
|
gpios = <&pioC 13 GPIO_ACTIVE_HIGH
|
|
|
|
&pioC 14 GPIO_ACTIVE_HIGH
|
2012-04-09 19:26:33 +08:00
|
|
|
0
|
|
|
|
>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb0: ohci@00500000 {
|
|
|
|
compatible = "atmel,at91rm9200-ohci", "usb-ohci";
|
|
|
|
reg = <0x00500000 0x100000>;
|
2013-04-24 08:34:25 +08:00
|
|
|
interrupts = <20 IRQ_TYPE_LEVEL_HIGH 2>;
|
2014-04-18 18:44:20 +08:00
|
|
|
clocks = <&usb>, <&ohci_clk>, <&ohci_clk>, <&uhpck>;
|
|
|
|
clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@0 {
|
|
|
|
compatible = "i2c-gpio";
|
2013-04-24 08:34:25 +08:00
|
|
|
gpios = <&pioA 23 GPIO_ACTIVE_HIGH /* sda */
|
|
|
|
&pioA 24 GPIO_ACTIVE_HIGH /* scl */
|
2012-04-09 19:26:33 +08:00
|
|
|
>;
|
|
|
|
i2c-gpio,sda-open-drain;
|
|
|
|
i2c-gpio,scl-open-drain;
|
|
|
|
i2c-gpio,delay-us = <2>; /* ~100 kHz */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-05-26 16:55:59 +08:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c_gpio0>;
|
2012-04-09 19:26:33 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|