2005-04-17 06:20:36 +08:00
|
|
|
/* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
|
|
|
|
*
|
|
|
|
* arch/sh/kernel/head.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
|
2010-01-18 18:33:10 +08:00
|
|
|
* Copyright (C) 2010 Matt Fleming
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Head.S contains the SH exception handlers and startup code.
|
|
|
|
*/
|
2009-04-26 10:11:07 +08:00
|
|
|
#include <linux/init.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/linkage.h>
|
2006-09-27 17:20:16 +08:00
|
|
|
#include <asm/thread_info.h>
|
2010-01-13 17:31:48 +08:00
|
|
|
#include <asm/mmu.h>
|
|
|
|
#include <cpu/mmu_context.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2006-09-27 14:00:04 +08:00
|
|
|
#ifdef CONFIG_CPU_SH4A
|
|
|
|
#define SYNCO() synco
|
|
|
|
|
|
|
|
#define PREFI(label, reg) \
|
|
|
|
mov.l label, reg; \
|
|
|
|
prefi @reg
|
|
|
|
#else
|
|
|
|
#define SYNCO()
|
|
|
|
#define PREFI(label, reg)
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
.section .empty_zero_page, "aw"
|
|
|
|
ENTRY(empty_zero_page)
|
|
|
|
.long 1 /* MOUNT_ROOT_RDONLY */
|
|
|
|
.long 0 /* RAMDISK_FLAGS */
|
|
|
|
.long 0x0200 /* ORIG_ROOT_DEV */
|
|
|
|
.long 1 /* LOADER_TYPE */
|
2008-05-13 16:41:46 +08:00
|
|
|
.long 0x00000000 /* INITRD_START */
|
|
|
|
.long 0x00000000 /* INITRD_SIZE */
|
2010-01-13 17:31:48 +08:00
|
|
|
#ifdef CONFIG_32BIT
|
2007-11-26 20:29:09 +08:00
|
|
|
.long 0x53453f00 + 32 /* "SE?" = 32 bit */
|
|
|
|
#else
|
|
|
|
.long 0x53453f00 + 29 /* "SE?" = 29 bit */
|
|
|
|
#endif
|
2006-12-12 07:53:29 +08:00
|
|
|
1:
|
|
|
|
.skip PAGE_SIZE - empty_zero_page - 1b
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-04-26 10:11:07 +08:00
|
|
|
__HEAD
|
2007-07-20 16:40:03 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Condition at the entry of _stext:
|
|
|
|
*
|
|
|
|
* BSC has already been initialized.
|
|
|
|
* INTC may or may not be initialized.
|
|
|
|
* VBR may or may not be initialized.
|
|
|
|
* MMU may or may not be initialized.
|
|
|
|
* Cache may or may not be initialized.
|
|
|
|
* Hardware (including on-chip modules) may or may not be initialized.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
ENTRY(_stext)
|
|
|
|
! Initialize Status Register
|
|
|
|
mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
|
|
|
|
ldc r0, sr
|
|
|
|
! Initialize global interrupt mask
|
2006-11-05 15:15:19 +08:00
|
|
|
#ifdef CONFIG_CPU_HAS_SR_RB
|
2007-09-21 17:32:32 +08:00
|
|
|
mov #0, r0
|
2005-04-17 06:20:36 +08:00
|
|
|
ldc r0, r6_bank
|
2006-11-05 15:15:19 +08:00
|
|
|
#endif
|
|
|
|
|
2006-09-27 14:00:04 +08:00
|
|
|
/*
|
|
|
|
* Prefetch if possible to reduce cache miss penalty.
|
|
|
|
*
|
|
|
|
* We do this early on for SH-4A as a micro-optimization,
|
|
|
|
* as later on we will have speculative execution enabled
|
|
|
|
* and this will become less of an issue.
|
|
|
|
*/
|
|
|
|
PREFI(5f, r0)
|
|
|
|
PREFI(6f, r0)
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
!
|
|
|
|
mov.l 2f, r0
|
|
|
|
mov r0, r15 ! Set initial r15 (stack pointer)
|
2006-11-05 15:15:19 +08:00
|
|
|
#ifdef CONFIG_CPU_HAS_SR_RB
|
2007-09-21 17:32:32 +08:00
|
|
|
mov.l 7f, r0
|
2005-04-17 06:20:36 +08:00
|
|
|
ldc r0, r7_bank ! ... and initial thread_info
|
2006-11-05 15:15:19 +08:00
|
|
|
#endif
|
2008-12-17 14:33:43 +08:00
|
|
|
|
2010-01-18 18:33:10 +08:00
|
|
|
#if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
|
|
|
|
/*
|
|
|
|
* Reconfigure the initial PMB mappings setup by the hardware.
|
|
|
|
*
|
|
|
|
* When we boot in 32-bit MMU mode there are 2 PMB entries already
|
|
|
|
* setup for us.
|
|
|
|
*
|
|
|
|
* Entry VPN PPN V SZ C UB WT
|
|
|
|
* ---------------------------------------------------------------
|
|
|
|
* 0 0x80000000 0x00000000 1 512MB 1 0 1
|
|
|
|
* 1 0xA0000000 0x00000000 1 512MB 0 0 0
|
|
|
|
*
|
|
|
|
* But we reprogram them here because we want complete control over
|
|
|
|
* our address space and the initial mappings may not map PAGE_OFFSET
|
|
|
|
* to __MEMORY_START (or even map all of our RAM).
|
|
|
|
*
|
|
|
|
* Once we've setup cached and uncached mappings for all of RAM we
|
|
|
|
* clear the rest of the PMB entries.
|
|
|
|
*
|
|
|
|
* This clearing also deals with the fact that PMB entries can persist
|
|
|
|
* across reboots. The PMB could have been left in any state when the
|
|
|
|
* reboot occurred, so to be safe we clear all entries and start with
|
|
|
|
* with a clean slate.
|
|
|
|
*/
|
|
|
|
|
|
|
|
mov.l .LMMUCR, r1 /* Flush the TLB */
|
|
|
|
mov.l @r1, r0
|
|
|
|
or #MMUCR_TI, r0
|
|
|
|
mov.l r0, @r1
|
|
|
|
|
|
|
|
mov.l .LMEMORY_SIZE, r5
|
|
|
|
mov r5, r7
|
|
|
|
|
|
|
|
mov #PMB_E_SHIFT, r0
|
|
|
|
mov #0x1, r4
|
|
|
|
shld r0, r4
|
|
|
|
|
|
|
|
mov.l .LFIRST_DATA_ENTRY, r0
|
|
|
|
mov.l .LPMB_DATA, r1
|
|
|
|
mov.l .LFIRST_ADDR_ENTRY, r2
|
|
|
|
mov.l .LPMB_ADDR, r3
|
|
|
|
|
|
|
|
mov #0, r10
|
|
|
|
|
|
|
|
/*
|
|
|
|
* r0 = PMB_DATA data field
|
|
|
|
* r1 = PMB_DATA address field
|
|
|
|
* r2 = PMB_ADDR data field
|
|
|
|
* r3 = PMB_ADDR address field
|
|
|
|
* r4 = PMB_E_SHIFT
|
|
|
|
* r5 = remaining amount of RAM to map
|
|
|
|
* r6 = PMB mapping size we're trying to use
|
|
|
|
* r7 = cached_to_uncached
|
|
|
|
* r8 = scratch register
|
|
|
|
* r9 = scratch register
|
|
|
|
* r10 = number of PMB entries we've setup
|
|
|
|
*/
|
|
|
|
.L512:
|
|
|
|
mov #(512 >> 4), r6
|
|
|
|
shll16 r6
|
|
|
|
shll8 r6
|
|
|
|
|
|
|
|
cmp/hi r5, r6
|
|
|
|
bt .L128
|
|
|
|
|
|
|
|
mov #(PMB_SZ_512M >> 2), r9
|
|
|
|
shll2 r9
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cached mapping
|
|
|
|
*/
|
|
|
|
mov #PMB_C, r8
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov.l r2, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Uncached mapping
|
|
|
|
*/
|
|
|
|
mov #(PMB_UB >> 8), r8
|
|
|
|
shll8 r8
|
|
|
|
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov r2, r8
|
|
|
|
add r7, r8
|
|
|
|
mov.l r8, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
sub r6, r5
|
|
|
|
add r6, r0
|
|
|
|
add r6, r2
|
|
|
|
|
|
|
|
bra .L512
|
|
|
|
|
|
|
|
.L128:
|
|
|
|
mov #(128 >> 4), r6
|
|
|
|
shll16 r6
|
|
|
|
shll8 r6
|
|
|
|
|
|
|
|
cmp/hi r5, r6
|
|
|
|
bt .L64
|
|
|
|
|
|
|
|
mov #(PMB_SZ_128M >> 2), r9
|
|
|
|
shll2 r9
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cached mapping
|
|
|
|
*/
|
|
|
|
mov #PMB_C, r8
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov.l r2, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Uncached mapping
|
|
|
|
*/
|
|
|
|
mov #(PMB_UB >> 8), r8
|
|
|
|
shll8 r8
|
|
|
|
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov r2, r8
|
|
|
|
add r7, r8
|
|
|
|
mov.l r8, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
sub r6, r5
|
|
|
|
add r6, r0
|
|
|
|
add r6, r2
|
|
|
|
|
|
|
|
bra .L128
|
|
|
|
|
|
|
|
.L64:
|
|
|
|
mov #(64 >> 4), r6
|
|
|
|
shll16 r6
|
|
|
|
shll8 r6
|
|
|
|
|
|
|
|
cmp/hi r5, r6
|
|
|
|
bt .Ldone
|
|
|
|
|
|
|
|
mov #(PMB_SZ_64M >> 2), r9
|
|
|
|
shll2 r9
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cached mapping
|
|
|
|
*/
|
|
|
|
mov #PMB_C, r8
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov.l r2, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Uncached mapping
|
|
|
|
*/
|
|
|
|
mov #(PMB_UB >> 8), r8
|
|
|
|
shll8 r8
|
|
|
|
|
|
|
|
or r0, r8
|
|
|
|
or r9, r8
|
|
|
|
mov.l r8, @r1
|
|
|
|
mov r2, r8
|
|
|
|
add r7, r8
|
|
|
|
mov.l r8, @r3
|
|
|
|
|
|
|
|
add r4, r1 /* Increment to the next PMB_DATA entry */
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
add #1, r10 /* Increment number of PMB entries */
|
|
|
|
|
|
|
|
sub r6, r5
|
|
|
|
add r6, r0
|
|
|
|
add r6, r2
|
|
|
|
|
|
|
|
bra .L64
|
|
|
|
|
|
|
|
.Ldone:
|
|
|
|
/* Update cached_to_uncached */
|
|
|
|
mov.l .Lcached_to_uncached, r0
|
|
|
|
mov.l r7, @r0
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear the remaining PMB entries.
|
|
|
|
*
|
|
|
|
* r3 = entry to begin clearing from
|
|
|
|
* r10 = number of entries we've setup so far
|
|
|
|
*/
|
|
|
|
mov #0, r1
|
|
|
|
mov #PMB_ENTRY_MAX, r0
|
|
|
|
|
|
|
|
.Lagain:
|
|
|
|
mov.l r1, @r3 /* Clear PMB_ADDR entry */
|
|
|
|
add #1, r10 /* Increment the loop counter */
|
|
|
|
cmp/eq r0, r10
|
|
|
|
bf/s .Lagain
|
|
|
|
add r4, r3 /* Increment to the next PMB_ADDR entry */
|
|
|
|
|
|
|
|
mov.l 6f, r0
|
|
|
|
icbi @r0
|
|
|
|
|
|
|
|
#endif /* !CONFIG_PMB_LEGACY */
|
|
|
|
|
2008-12-17 14:33:43 +08:00
|
|
|
#ifndef CONFIG_SH_NO_BSS_INIT
|
|
|
|
/*
|
|
|
|
* Don't clear BSS if running on slow platforms such as an RTL simulation,
|
|
|
|
* remote memory via SHdebug link, etc. For these the memory can be guaranteed
|
|
|
|
* to be all zero on boot anyway.
|
|
|
|
*/
|
|
|
|
! Clear BSS area
|
2007-09-21 17:32:32 +08:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
mov.l 3f, r0
|
|
|
|
cmp/eq #0, r0 ! skip clear if set to zero
|
|
|
|
bt 10f
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
mov.l 3f, r1
|
|
|
|
add #4, r1
|
|
|
|
mov.l 4f, r2
|
|
|
|
mov #0, r0
|
|
|
|
9: cmp/hs r2, r1
|
|
|
|
bf/s 9b ! while (r1 < r2)
|
|
|
|
mov.l r0,@-r2
|
2006-09-27 14:00:04 +08:00
|
|
|
|
2007-09-21 17:32:32 +08:00
|
|
|
10:
|
2008-12-17 14:33:43 +08:00
|
|
|
#endif
|
|
|
|
|
2006-09-27 14:00:04 +08:00
|
|
|
! Additional CPU initialization
|
|
|
|
mov.l 6f, r0
|
|
|
|
jsr @r0
|
|
|
|
nop
|
|
|
|
|
|
|
|
SYNCO() ! Wait for pending instructions..
|
2007-09-21 17:32:32 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
! Start kernel
|
|
|
|
mov.l 5f, r0
|
|
|
|
jmp @r0
|
|
|
|
nop
|
|
|
|
|
|
|
|
.balign 4
|
2006-11-05 15:15:19 +08:00
|
|
|
#if defined(CONFIG_CPU_SH2)
|
|
|
|
1: .long 0x000000F0 ! IMASK=0xF
|
|
|
|
#else
|
2005-04-17 06:20:36 +08:00
|
|
|
1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
|
2006-11-05 15:15:19 +08:00
|
|
|
#endif
|
2007-09-21 17:32:32 +08:00
|
|
|
ENTRY(stack_start)
|
2006-09-27 17:20:16 +08:00
|
|
|
2: .long init_thread_union+THREAD_SIZE
|
2005-04-17 06:20:36 +08:00
|
|
|
3: .long __bss_start
|
|
|
|
4: .long _end
|
|
|
|
5: .long start_kernel
|
|
|
|
6: .long sh_cpu_init
|
2007-09-21 17:32:32 +08:00
|
|
|
7: .long init_thread_union
|
2010-01-18 18:33:10 +08:00
|
|
|
|
|
|
|
#if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
|
|
|
|
.LPMB_ADDR: .long PMB_ADDR
|
|
|
|
.LPMB_DATA: .long PMB_DATA
|
|
|
|
.LFIRST_ADDR_ENTRY: .long PAGE_OFFSET | PMB_V
|
|
|
|
.LFIRST_DATA_ENTRY: .long __MEMORY_START | PMB_V
|
|
|
|
.LMMUCR: .long MMUCR
|
|
|
|
.Lcached_to_uncached: .long cached_to_uncached
|
|
|
|
.LMEMORY_SIZE: .long __MEMORY_SIZE
|
|
|
|
#endif
|