2014-10-27 22:26:43 +08:00
|
|
|
/*
|
|
|
|
* Copyright © 2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
2015-01-08 23:54:14 +08:00
|
|
|
#include <linux/component.h>
|
|
|
|
#include <drm/i915_component.h>
|
|
|
|
#include "intel_drv.h"
|
2014-10-27 22:26:43 +08:00
|
|
|
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/drm_edid.h>
|
|
|
|
#include "i915_drv.h"
|
|
|
|
|
2014-10-27 22:27:00 +08:00
|
|
|
/**
|
|
|
|
* DOC: High Definition Audio over HDMI and Display Port
|
|
|
|
*
|
|
|
|
* The graphics and audio drivers together support High Definition Audio over
|
|
|
|
* HDMI and Display Port. The audio programming sequences are divided into audio
|
|
|
|
* codec and controller enable and disable sequences. The graphics driver
|
|
|
|
* handles the audio codec sequences, while the audio driver handles the audio
|
|
|
|
* controller sequences.
|
|
|
|
*
|
|
|
|
* The disable sequences must be performed before disabling the transcoder or
|
|
|
|
* port. The enable sequences may only be performed after enabling the
|
2015-07-02 21:05:27 +08:00
|
|
|
* transcoder and port, and after completed link training. Therefore the audio
|
|
|
|
* enable/disable sequences are part of the modeset sequence.
|
2014-10-27 22:27:00 +08:00
|
|
|
*
|
|
|
|
* The codec and controller sequences could be done either parallel or serial,
|
|
|
|
* but generally the ELDV/PD change in the codec sequence indicates to the audio
|
|
|
|
* driver that the controller sequence should start. Indeed, most of the
|
|
|
|
* co-operation between the graphics and audio drivers is handled via audio
|
|
|
|
* related registers. (The notable exception is the power management, not
|
|
|
|
* covered here.)
|
2015-10-01 17:01:09 +08:00
|
|
|
*
|
|
|
|
* The struct i915_audio_component is used to interact between the graphics
|
|
|
|
* and audio drivers. The struct i915_audio_component_ops *ops in it is
|
|
|
|
* defined in graphics driver and called in audio driver. The
|
|
|
|
* struct i915_audio_component_audio_ops *audio_ops is called from i915 driver.
|
2014-10-27 22:27:00 +08:00
|
|
|
*/
|
|
|
|
|
2014-10-27 22:26:44 +08:00
|
|
|
static const struct {
|
2014-10-27 22:26:43 +08:00
|
|
|
int clock;
|
|
|
|
u32 config;
|
|
|
|
} hdmi_audio_clock[] = {
|
2015-10-08 16:43:34 +08:00
|
|
|
{ 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
|
2014-10-27 22:26:43 +08:00
|
|
|
{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
|
|
|
|
{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
|
2015-10-08 16:43:34 +08:00
|
|
|
{ 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
|
2014-10-27 22:26:43 +08:00
|
|
|
{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
|
2015-10-08 16:43:34 +08:00
|
|
|
{ 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
|
|
|
|
{ 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
|
2014-10-27 22:26:43 +08:00
|
|
|
{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
|
2015-10-08 16:43:34 +08:00
|
|
|
{ 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
|
2014-10-27 22:26:43 +08:00
|
|
|
{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
|
|
|
|
};
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
/* HDMI N/CTS table */
|
|
|
|
#define TMDS_297M 297000
|
2015-10-08 16:43:34 +08:00
|
|
|
#define TMDS_296M 296703
|
2015-09-02 14:11:39 +08:00
|
|
|
static const struct {
|
|
|
|
int sample_rate;
|
|
|
|
int clock;
|
|
|
|
int n;
|
|
|
|
int cts;
|
|
|
|
} aud_ncts[] = {
|
|
|
|
{ 44100, TMDS_296M, 4459, 234375 },
|
|
|
|
{ 44100, TMDS_297M, 4704, 247500 },
|
|
|
|
{ 48000, TMDS_296M, 5824, 281250 },
|
|
|
|
{ 48000, TMDS_297M, 5120, 247500 },
|
|
|
|
{ 32000, TMDS_296M, 5824, 421875 },
|
|
|
|
{ 32000, TMDS_297M, 3072, 222750 },
|
|
|
|
{ 88200, TMDS_296M, 8918, 234375 },
|
|
|
|
{ 88200, TMDS_297M, 9408, 247500 },
|
|
|
|
{ 96000, TMDS_296M, 11648, 281250 },
|
|
|
|
{ 96000, TMDS_297M, 10240, 247500 },
|
|
|
|
{ 176400, TMDS_296M, 17836, 234375 },
|
|
|
|
{ 176400, TMDS_297M, 18816, 247500 },
|
|
|
|
{ 192000, TMDS_296M, 23296, 281250 },
|
|
|
|
{ 192000, TMDS_297M, 20480, 247500 },
|
|
|
|
};
|
|
|
|
|
2014-10-27 22:26:43 +08:00
|
|
|
/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
|
2015-09-25 21:37:43 +08:00
|
|
|
static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
|
2015-09-25 21:38:56 +08:00
|
|
|
if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
|
2014-10-27 22:26:43 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i == ARRAY_SIZE(hdmi_audio_clock)) {
|
2015-09-25 21:37:43 +08:00
|
|
|
DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
|
2015-09-25 21:38:56 +08:00
|
|
|
adjusted_mode->crtc_clock);
|
2014-10-27 22:26:43 +08:00
|
|
|
i = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
|
|
|
|
hdmi_audio_clock[i].clock,
|
|
|
|
hdmi_audio_clock[i].config);
|
|
|
|
|
|
|
|
return hdmi_audio_clock[i].config;
|
|
|
|
}
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
static int audio_config_get_n(const struct drm_display_mode *mode, int rate)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(aud_ncts); i++) {
|
|
|
|
if ((rate == aud_ncts[i].sample_rate) &&
|
|
|
|
(mode->clock == aud_ncts[i].clock)) {
|
|
|
|
return aud_ncts[i].n;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-09-25 09:36:12 +08:00
|
|
|
static uint32_t audio_config_setup_n_reg(int n, uint32_t val)
|
|
|
|
{
|
|
|
|
int n_low, n_up;
|
|
|
|
uint32_t tmp = val;
|
|
|
|
|
|
|
|
n_low = n & 0xfff;
|
|
|
|
n_up = (n >> 12) & 0xff;
|
|
|
|
tmp &= ~(AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK);
|
|
|
|
tmp |= ((n_up << AUD_CONFIG_UPPER_N_SHIFT) |
|
|
|
|
(n_low << AUD_CONFIG_LOWER_N_SHIFT) |
|
|
|
|
AUD_CONFIG_N_PROG_ENABLE);
|
|
|
|
return tmp;
|
|
|
|
}
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
/* check whether N/CTS/M need be set manually */
|
|
|
|
static bool audio_rate_need_prog(struct intel_crtc *crtc,
|
2015-09-30 15:39:01 +08:00
|
|
|
const struct drm_display_mode *mode)
|
2015-09-02 14:11:39 +08:00
|
|
|
{
|
|
|
|
if (((mode->clock == TMDS_297M) ||
|
|
|
|
(mode->clock == TMDS_296M)) &&
|
2016-06-23 02:57:02 +08:00
|
|
|
intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
|
2015-09-02 14:11:39 +08:00
|
|
|
return true;
|
|
|
|
else
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:43 +08:00
|
|
|
static bool intel_eld_uptodate(struct drm_connector *connector,
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 21:33:26 +08:00
|
|
|
i915_reg_t reg_eldv, uint32_t bits_eldv,
|
|
|
|
i915_reg_t reg_elda, uint32_t bits_elda,
|
|
|
|
i915_reg_t reg_edid)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->dev);
|
2014-10-27 22:26:43 +08:00
|
|
|
uint8_t *eld = connector->eld;
|
2014-10-27 22:26:45 +08:00
|
|
|
uint32_t tmp;
|
|
|
|
int i;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(reg_eldv);
|
|
|
|
tmp &= bits_eldv;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
if (!tmp)
|
2014-10-27 22:26:43 +08:00
|
|
|
return false;
|
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(reg_elda);
|
|
|
|
tmp &= ~bits_elda;
|
|
|
|
I915_WRITE(reg_elda, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-28 22:20:48 +08:00
|
|
|
for (i = 0; i < drm_eld_size(eld) / 4; i++)
|
2014-10-27 22:26:43 +08:00
|
|
|
if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:57 +08:00
|
|
|
static void g4x_audio_codec_disable(struct intel_encoder *encoder)
|
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
|
2014-10-27 22:26:57 +08:00
|
|
|
uint32_t eldv, tmp;
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Disable audio codec\n");
|
|
|
|
|
|
|
|
tmp = I915_READ(G4X_AUD_VID_DID);
|
|
|
|
if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
|
|
|
|
eldv = G4X_ELDV_DEVCL_DEVBLC;
|
|
|
|
else
|
|
|
|
eldv = G4X_ELDV_DEVCTG;
|
|
|
|
|
|
|
|
/* Invalidate ELD */
|
|
|
|
tmp = I915_READ(G4X_AUD_CNTL_ST);
|
|
|
|
tmp &= ~eldv;
|
|
|
|
I915_WRITE(G4X_AUD_CNTL_ST, tmp);
|
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:50 +08:00
|
|
|
static void g4x_audio_codec_enable(struct drm_connector *connector,
|
|
|
|
struct intel_encoder *encoder,
|
2015-09-25 21:37:43 +08:00
|
|
|
const struct drm_display_mode *adjusted_mode)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->dev);
|
2014-10-27 22:26:43 +08:00
|
|
|
uint8_t *eld = connector->eld;
|
|
|
|
uint32_t eldv;
|
2014-10-27 22:26:45 +08:00
|
|
|
uint32_t tmp;
|
|
|
|
int len, i;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-27 22:26:58 +08:00
|
|
|
DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
|
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(G4X_AUD_VID_DID);
|
|
|
|
if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
|
2014-10-27 22:26:43 +08:00
|
|
|
eldv = G4X_ELDV_DEVCL_DEVBLC;
|
|
|
|
else
|
|
|
|
eldv = G4X_ELDV_DEVCTG;
|
|
|
|
|
|
|
|
if (intel_eld_uptodate(connector,
|
|
|
|
G4X_AUD_CNTL_ST, eldv,
|
2014-10-27 22:26:52 +08:00
|
|
|
G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
|
2014-10-27 22:26:43 +08:00
|
|
|
G4X_HDMIW_HDMIEDID))
|
|
|
|
return;
|
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(G4X_AUD_CNTL_ST);
|
2014-10-27 22:26:52 +08:00
|
|
|
tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
|
2014-10-27 22:26:45 +08:00
|
|
|
len = (tmp >> 9) & 0x1f; /* ELD buffer size */
|
|
|
|
I915_WRITE(G4X_AUD_CNTL_ST, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-28 22:20:48 +08:00
|
|
|
len = min(drm_eld_size(eld) / 4, len);
|
2014-10-27 22:26:43 +08:00
|
|
|
DRM_DEBUG_DRIVER("ELD size %d\n", len);
|
|
|
|
for (i = 0; i < len; i++)
|
|
|
|
I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
|
|
|
|
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(G4X_AUD_CNTL_ST);
|
|
|
|
tmp |= eldv;
|
|
|
|
I915_WRITE(G4X_AUD_CNTL_ST, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:50 +08:00
|
|
|
static void hsw_audio_codec_disable(struct intel_encoder *encoder)
|
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
|
2014-11-04 16:30:23 +08:00
|
|
|
struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
|
|
|
|
enum pipe pipe = intel_crtc->pipe;
|
2014-10-27 22:26:50 +08:00
|
|
|
uint32_t tmp;
|
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/* Disable timestamps */
|
|
|
|
tmp = I915_READ(HSW_AUD_CFG(pipe));
|
|
|
|
tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
tmp |= AUD_CONFIG_N_PROG_ENABLE;
|
|
|
|
tmp &= ~AUD_CONFIG_UPPER_N_MASK;
|
|
|
|
tmp &= ~AUD_CONFIG_LOWER_N_MASK;
|
2016-06-23 02:57:02 +08:00
|
|
|
if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DISPLAYPORT))
|
2014-11-04 16:30:23 +08:00
|
|
|
tmp |= AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
I915_WRITE(HSW_AUD_CFG(pipe), tmp);
|
|
|
|
|
|
|
|
/* Invalidate ELD */
|
2014-10-27 22:26:50 +08:00
|
|
|
tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
|
2014-10-27 22:26:59 +08:00
|
|
|
tmp &= ~AUDIO_ELD_VALID(pipe);
|
2014-11-18 18:11:29 +08:00
|
|
|
tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
|
2014-10-27 22:26:50 +08:00
|
|
|
I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
|
2015-09-02 14:11:39 +08:00
|
|
|
|
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
2014-10-27 22:26:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void hsw_audio_codec_enable(struct drm_connector *connector,
|
|
|
|
struct intel_encoder *encoder,
|
2015-09-25 21:37:43 +08:00
|
|
|
const struct drm_display_mode *adjusted_mode)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->dev);
|
2014-10-27 22:26:47 +08:00
|
|
|
struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
|
2014-11-04 16:30:23 +08:00
|
|
|
enum pipe pipe = intel_crtc->pipe;
|
2015-09-25 09:36:12 +08:00
|
|
|
struct i915_audio_component *acomp = dev_priv->audio_component;
|
2014-11-04 16:30:23 +08:00
|
|
|
const uint8_t *eld = connector->eld;
|
2015-09-25 09:36:12 +08:00
|
|
|
struct intel_digital_port *intel_dig_port =
|
|
|
|
enc_to_dig_port(&encoder->base);
|
|
|
|
enum port port = intel_dig_port->port;
|
2014-10-27 22:26:45 +08:00
|
|
|
uint32_t tmp;
|
|
|
|
int len, i;
|
2015-09-25 09:36:12 +08:00
|
|
|
int n, rate;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
|
2014-10-28 22:20:48 +08:00
|
|
|
pipe_name(pipe), drm_eld_size(eld));
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/* Enable audio presence detect, invalidate ELD */
|
|
|
|
tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
|
2014-10-27 22:26:59 +08:00
|
|
|
tmp |= AUDIO_OUTPUT_ENABLE(pipe);
|
|
|
|
tmp &= ~AUDIO_ELD_VALID(pipe);
|
2014-11-04 16:30:23 +08:00
|
|
|
I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/*
|
|
|
|
* FIXME: We're supposed to wait for vblank here, but we have vblanks
|
|
|
|
* disabled during the mode set. The proper fix would be to push the
|
|
|
|
* rest of the setup into a vblank work item, queued here, but the
|
|
|
|
* infrastructure is not there yet.
|
|
|
|
*/
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/* Reset ELD write address */
|
|
|
|
tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
|
2014-10-27 22:26:52 +08:00
|
|
|
tmp &= ~IBX_ELD_ADDRESS_MASK;
|
2014-11-04 16:30:23 +08:00
|
|
|
I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/* Up to 84 bytes of hw ELD buffer */
|
2014-10-28 22:20:48 +08:00
|
|
|
len = min(drm_eld_size(eld), 84);
|
|
|
|
for (i = 0; i < len / 4; i++)
|
2014-11-04 16:30:23 +08:00
|
|
|
I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
/* ELD valid */
|
2014-10-27 22:26:50 +08:00
|
|
|
tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
|
2014-10-27 22:26:59 +08:00
|
|
|
tmp |= AUDIO_ELD_VALID(pipe);
|
2014-10-27 22:26:50 +08:00
|
|
|
I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
|
2014-11-04 16:30:23 +08:00
|
|
|
|
|
|
|
/* Enable timestamps */
|
|
|
|
tmp = I915_READ(HSW_AUD_CFG(pipe));
|
|
|
|
tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
|
2016-06-23 02:57:02 +08:00
|
|
|
if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DISPLAYPORT))
|
2014-11-04 16:30:23 +08:00
|
|
|
tmp |= AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
else
|
2015-09-25 21:37:43 +08:00
|
|
|
tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
|
2015-09-25 09:36:12 +08:00
|
|
|
|
|
|
|
tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
|
2015-10-07 21:34:15 +08:00
|
|
|
if (audio_rate_need_prog(intel_crtc, adjusted_mode)) {
|
2015-09-25 09:36:12 +08:00
|
|
|
if (!acomp)
|
|
|
|
rate = 0;
|
|
|
|
else if (port >= PORT_A && port <= PORT_E)
|
|
|
|
rate = acomp->aud_sample_rate[port];
|
|
|
|
else {
|
|
|
|
DRM_ERROR("invalid port: %d\n", port);
|
|
|
|
rate = 0;
|
|
|
|
}
|
2015-10-07 21:34:15 +08:00
|
|
|
n = audio_config_get_n(adjusted_mode, rate);
|
2015-09-25 09:36:12 +08:00
|
|
|
if (n != 0)
|
|
|
|
tmp = audio_config_setup_n_reg(n, tmp);
|
|
|
|
else
|
|
|
|
DRM_DEBUG_KMS("no suitable N value is found\n");
|
|
|
|
}
|
|
|
|
|
2014-11-04 16:30:23 +08:00
|
|
|
I915_WRITE(HSW_AUD_CFG(pipe), tmp);
|
2015-09-02 14:11:39 +08:00
|
|
|
|
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
2014-10-27 22:26:43 +08:00
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:55 +08:00
|
|
|
static void ilk_audio_codec_disable(struct intel_encoder *encoder)
|
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
|
2014-10-27 22:26:55 +08:00
|
|
|
struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
|
|
|
|
struct intel_digital_port *intel_dig_port =
|
|
|
|
enc_to_dig_port(&encoder->base);
|
|
|
|
enum port port = intel_dig_port->port;
|
|
|
|
enum pipe pipe = intel_crtc->pipe;
|
|
|
|
uint32_t tmp, eldv;
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 21:33:26 +08:00
|
|
|
i915_reg_t aud_config, aud_cntrl_st2;
|
2014-10-27 22:26:55 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
|
|
|
|
port_name(port), pipe_name(pipe));
|
|
|
|
|
2015-05-04 22:20:49 +08:00
|
|
|
if (WARN_ON(port == PORT_A))
|
|
|
|
return;
|
|
|
|
|
2016-04-07 16:08:05 +08:00
|
|
|
if (HAS_PCH_IBX(dev_priv)) {
|
2014-10-27 22:26:55 +08:00
|
|
|
aud_config = IBX_AUD_CFG(pipe);
|
|
|
|
aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
|
2015-12-10 04:29:35 +08:00
|
|
|
} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
|
2014-10-27 22:26:55 +08:00
|
|
|
aud_config = VLV_AUD_CFG(pipe);
|
|
|
|
aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
|
|
|
|
} else {
|
|
|
|
aud_config = CPT_AUD_CFG(pipe);
|
|
|
|
aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Disable timestamps */
|
|
|
|
tmp = I915_READ(aud_config);
|
|
|
|
tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
tmp |= AUD_CONFIG_N_PROG_ENABLE;
|
|
|
|
tmp &= ~AUD_CONFIG_UPPER_N_MASK;
|
|
|
|
tmp &= ~AUD_CONFIG_LOWER_N_MASK;
|
2016-06-23 02:57:02 +08:00
|
|
|
if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DISPLAYPORT))
|
2014-10-27 22:26:55 +08:00
|
|
|
tmp |= AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
I915_WRITE(aud_config, tmp);
|
|
|
|
|
2015-05-04 22:20:49 +08:00
|
|
|
eldv = IBX_ELD_VALID(port);
|
2014-10-27 22:26:55 +08:00
|
|
|
|
|
|
|
/* Invalidate ELD */
|
|
|
|
tmp = I915_READ(aud_cntrl_st2);
|
|
|
|
tmp &= ~eldv;
|
|
|
|
I915_WRITE(aud_cntrl_st2, tmp);
|
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:50 +08:00
|
|
|
static void ilk_audio_codec_enable(struct drm_connector *connector,
|
|
|
|
struct intel_encoder *encoder,
|
2015-09-25 21:37:43 +08:00
|
|
|
const struct drm_display_mode *adjusted_mode)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(connector->dev);
|
2014-10-27 22:26:47 +08:00
|
|
|
struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
|
2014-11-04 16:31:28 +08:00
|
|
|
struct intel_digital_port *intel_dig_port =
|
|
|
|
enc_to_dig_port(&encoder->base);
|
|
|
|
enum port port = intel_dig_port->port;
|
|
|
|
enum pipe pipe = intel_crtc->pipe;
|
2014-10-27 22:26:43 +08:00
|
|
|
uint8_t *eld = connector->eld;
|
|
|
|
uint32_t eldv;
|
2014-10-27 22:26:45 +08:00
|
|
|
uint32_t tmp;
|
|
|
|
int len, i;
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 21:33:26 +08:00
|
|
|
i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
|
2014-11-04 16:31:28 +08:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
|
2014-10-28 22:20:48 +08:00
|
|
|
port_name(port), pipe_name(pipe), drm_eld_size(eld));
|
2014-11-04 16:31:28 +08:00
|
|
|
|
2015-05-04 22:20:49 +08:00
|
|
|
if (WARN_ON(port == PORT_A))
|
|
|
|
return;
|
|
|
|
|
2014-11-04 16:31:28 +08:00
|
|
|
/*
|
|
|
|
* FIXME: We're supposed to wait for vblank here, but we have vblanks
|
|
|
|
* disabled during the mode set. The proper fix would be to push the
|
|
|
|
* rest of the setup into a vblank work item, queued here, but the
|
|
|
|
* infrastructure is not there yet.
|
|
|
|
*/
|
2014-10-27 22:26:43 +08:00
|
|
|
|
|
|
|
if (HAS_PCH_IBX(connector->dev)) {
|
|
|
|
hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
|
|
|
|
aud_config = IBX_AUD_CFG(pipe);
|
|
|
|
aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
|
|
|
|
aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
|
2015-12-10 04:29:35 +08:00
|
|
|
} else if (IS_VALLEYVIEW(connector->dev) ||
|
|
|
|
IS_CHERRYVIEW(connector->dev)) {
|
2014-10-27 22:26:43 +08:00
|
|
|
hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
|
|
|
|
aud_config = VLV_AUD_CFG(pipe);
|
|
|
|
aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
|
|
|
|
aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
|
|
|
|
} else {
|
|
|
|
hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
|
|
|
|
aud_config = CPT_AUD_CFG(pipe);
|
|
|
|
aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
|
|
|
|
aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
|
|
|
|
}
|
|
|
|
|
2015-05-04 22:20:49 +08:00
|
|
|
eldv = IBX_ELD_VALID(port);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:31:28 +08:00
|
|
|
/* Invalidate ELD */
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(aud_cntrl_st2);
|
|
|
|
tmp &= ~eldv;
|
|
|
|
I915_WRITE(aud_cntrl_st2, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:31:28 +08:00
|
|
|
/* Reset ELD write address */
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(aud_cntl_st);
|
2014-10-27 22:26:52 +08:00
|
|
|
tmp &= ~IBX_ELD_ADDRESS_MASK;
|
2014-10-27 22:26:45 +08:00
|
|
|
I915_WRITE(aud_cntl_st, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-11-04 16:31:28 +08:00
|
|
|
/* Up to 84 bytes of hw ELD buffer */
|
2014-10-28 22:20:48 +08:00
|
|
|
len = min(drm_eld_size(eld), 84);
|
|
|
|
for (i = 0; i < len / 4; i++)
|
2014-10-27 22:26:43 +08:00
|
|
|
I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
|
|
|
|
|
2014-11-04 16:31:28 +08:00
|
|
|
/* ELD valid */
|
2014-10-27 22:26:45 +08:00
|
|
|
tmp = I915_READ(aud_cntrl_st2);
|
|
|
|
tmp |= eldv;
|
|
|
|
I915_WRITE(aud_cntrl_st2, tmp);
|
2014-11-04 16:31:28 +08:00
|
|
|
|
|
|
|
/* Enable timestamps */
|
|
|
|
tmp = I915_READ(aud_config);
|
|
|
|
tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
|
|
|
|
tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
|
2016-06-23 02:57:02 +08:00
|
|
|
if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DISPLAYPORT))
|
2014-11-04 16:31:28 +08:00
|
|
|
tmp |= AUD_CONFIG_N_VALUE_INDEX;
|
|
|
|
else
|
2015-09-25 21:37:43 +08:00
|
|
|
tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
|
2014-11-04 16:31:28 +08:00
|
|
|
I915_WRITE(aud_config, tmp);
|
2014-10-27 22:26:43 +08:00
|
|
|
}
|
|
|
|
|
2014-10-27 22:26:50 +08:00
|
|
|
/**
|
|
|
|
* intel_audio_codec_enable - Enable the audio codec for HD audio
|
|
|
|
* @intel_encoder: encoder on which to enable audio
|
|
|
|
*
|
|
|
|
* The enable sequences may only be performed after enabling the transcoder and
|
|
|
|
* port, and after completed link training.
|
|
|
|
*/
|
|
|
|
void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2014-10-27 22:26:46 +08:00
|
|
|
struct drm_encoder *encoder = &intel_encoder->base;
|
|
|
|
struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
|
2015-09-08 18:40:49 +08:00
|
|
|
const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
|
2014-10-27 22:26:43 +08:00
|
|
|
struct drm_connector *connector;
|
|
|
|
struct drm_device *dev = encoder->dev;
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(dev);
|
2015-08-19 16:48:56 +08:00
|
|
|
struct i915_audio_component *acomp = dev_priv->audio_component;
|
|
|
|
struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
|
|
|
|
enum port port = intel_dig_port->port;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2015-09-07 23:22:57 +08:00
|
|
|
connector = drm_select_eld(encoder);
|
2014-10-27 22:26:43 +08:00
|
|
|
if (!connector)
|
|
|
|
return;
|
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
|
|
|
|
connector->base.id,
|
|
|
|
connector->name,
|
|
|
|
connector->encoder->base.id,
|
|
|
|
connector->encoder->name);
|
|
|
|
|
2014-10-28 19:53:01 +08:00
|
|
|
/* ELD Conn_Type */
|
|
|
|
connector->eld[5] &= ~(3 << 2);
|
2016-06-23 02:57:02 +08:00
|
|
|
if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DISPLAYPORT))
|
2014-10-28 19:53:01 +08:00
|
|
|
connector->eld[5] |= (1 << 2);
|
|
|
|
|
2015-09-08 18:40:45 +08:00
|
|
|
connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
|
2014-10-27 22:26:43 +08:00
|
|
|
|
2014-10-27 22:26:50 +08:00
|
|
|
if (dev_priv->display.audio_codec_enable)
|
2015-09-08 18:40:45 +08:00
|
|
|
dev_priv->display.audio_codec_enable(connector, intel_encoder,
|
|
|
|
adjusted_mode);
|
2015-08-19 16:48:56 +08:00
|
|
|
|
2015-11-12 22:23:41 +08:00
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
|
|
|
intel_dig_port->audio_connector = connector;
|
2016-02-24 22:35:22 +08:00
|
|
|
/* referred in audio callbacks */
|
|
|
|
dev_priv->dig_port_map[port] = intel_encoder;
|
2015-11-12 22:23:41 +08:00
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
|
|
|
|
2015-08-19 16:48:56 +08:00
|
|
|
if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
|
2015-09-03 17:51:34 +08:00
|
|
|
acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, (int) port);
|
2014-10-27 22:26:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* intel_audio_codec_disable - Disable the audio codec for HD audio
|
2015-09-15 21:04:36 +08:00
|
|
|
* @intel_encoder: encoder on which to disable audio
|
2014-10-27 22:26:50 +08:00
|
|
|
*
|
|
|
|
* The disable sequences must be performed before disabling the transcoder or
|
|
|
|
* port.
|
|
|
|
*/
|
2015-08-19 16:48:56 +08:00
|
|
|
void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
|
2014-10-27 22:26:50 +08:00
|
|
|
{
|
2015-08-19 16:48:56 +08:00
|
|
|
struct drm_encoder *encoder = &intel_encoder->base;
|
|
|
|
struct drm_device *dev = encoder->dev;
|
2016-07-04 18:34:36 +08:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(dev);
|
2015-08-19 16:48:56 +08:00
|
|
|
struct i915_audio_component *acomp = dev_priv->audio_component;
|
|
|
|
struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
|
|
|
|
enum port port = intel_dig_port->port;
|
2014-10-27 22:26:50 +08:00
|
|
|
|
|
|
|
if (dev_priv->display.audio_codec_disable)
|
2015-08-19 16:48:56 +08:00
|
|
|
dev_priv->display.audio_codec_disable(intel_encoder);
|
|
|
|
|
2015-11-12 22:23:41 +08:00
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
|
|
|
intel_dig_port->audio_connector = NULL;
|
2016-02-24 22:35:22 +08:00
|
|
|
dev_priv->dig_port_map[port] = NULL;
|
2015-11-12 22:23:41 +08:00
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
|
|
|
|
2015-08-19 16:48:56 +08:00
|
|
|
if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
|
2015-09-03 17:51:34 +08:00
|
|
|
acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, (int) port);
|
2014-10-27 22:26:43 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2016-03-16 19:38:53 +08:00
|
|
|
* intel_init_audio_hooks - Set up chip specific audio hooks
|
|
|
|
* @dev_priv: device private
|
2014-10-27 22:26:43 +08:00
|
|
|
*/
|
2016-03-16 19:38:53 +08:00
|
|
|
void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
|
2014-10-27 22:26:43 +08:00
|
|
|
{
|
2016-03-16 19:38:53 +08:00
|
|
|
if (IS_G4X(dev_priv)) {
|
2014-10-27 22:26:50 +08:00
|
|
|
dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
|
2014-10-27 22:26:57 +08:00
|
|
|
dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
|
2016-03-16 19:38:53 +08:00
|
|
|
} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
|
2014-10-27 22:26:50 +08:00
|
|
|
dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
|
2014-10-27 22:26:55 +08:00
|
|
|
dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
|
2016-03-16 19:38:53 +08:00
|
|
|
} else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) {
|
2014-10-27 22:26:50 +08:00
|
|
|
dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
|
|
|
|
dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
|
2016-03-16 19:38:53 +08:00
|
|
|
} else if (HAS_PCH_SPLIT(dev_priv)) {
|
2014-10-27 22:26:50 +08:00
|
|
|
dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
|
2014-10-27 22:26:55 +08:00
|
|
|
dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
|
2014-10-27 22:26:50 +08:00
|
|
|
}
|
2014-10-27 22:26:43 +08:00
|
|
|
}
|
2015-01-08 23:54:14 +08:00
|
|
|
|
|
|
|
static void i915_audio_component_get_power(struct device *dev)
|
|
|
|
{
|
|
|
|
intel_display_power_get(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void i915_audio_component_put_power(struct device *dev)
|
|
|
|
{
|
|
|
|
intel_display_power_put(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
|
|
|
|
}
|
|
|
|
|
2015-05-05 09:05:47 +08:00
|
|
|
static void i915_audio_component_codec_wake_override(struct device *dev,
|
|
|
|
bool enable)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(dev);
|
|
|
|
u32 tmp;
|
|
|
|
|
2015-10-28 19:16:45 +08:00
|
|
|
if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
|
2015-05-05 09:05:47 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable/disable generating the codec wake signal, overriding the
|
|
|
|
* internal logic to generate the codec wake to controller.
|
|
|
|
*/
|
|
|
|
tmp = I915_READ(HSW_AUD_CHICKENBIT);
|
|
|
|
tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
|
|
|
|
I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
|
|
|
|
usleep_range(1000, 1500);
|
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
tmp = I915_READ(HSW_AUD_CHICKENBIT);
|
|
|
|
tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
|
|
|
|
I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
|
|
|
|
usleep_range(1000, 1500);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-01-08 23:54:14 +08:00
|
|
|
/* Get CDCLK in kHz */
|
|
|
|
static int i915_audio_component_get_cdclk_freq(struct device *dev)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(dev);
|
|
|
|
|
|
|
|
if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
|
|
|
|
return -ENODEV;
|
|
|
|
|
2016-04-27 00:46:33 +08:00
|
|
|
return dev_priv->cdclk_freq;
|
2015-01-08 23:54:14 +08:00
|
|
|
}
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
static int i915_audio_component_sync_audio_rate(struct device *dev,
|
|
|
|
int port, int rate)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(dev);
|
|
|
|
struct intel_encoder *intel_encoder;
|
|
|
|
struct intel_crtc *crtc;
|
|
|
|
struct drm_display_mode *mode;
|
2015-09-25 09:36:12 +08:00
|
|
|
struct i915_audio_component *acomp = dev_priv->audio_component;
|
2015-12-01 01:19:39 +08:00
|
|
|
enum pipe pipe = INVALID_PIPE;
|
2015-09-02 14:11:39 +08:00
|
|
|
u32 tmp;
|
2015-09-25 09:36:12 +08:00
|
|
|
int n;
|
2015-12-01 01:19:39 +08:00
|
|
|
int err = 0;
|
2015-09-02 14:11:39 +08:00
|
|
|
|
2015-10-28 19:16:45 +08:00
|
|
|
/* HSW, BDW, SKL, KBL need this fix */
|
2015-09-02 14:11:39 +08:00
|
|
|
if (!IS_SKYLAKE(dev_priv) &&
|
2015-10-28 19:16:45 +08:00
|
|
|
!IS_KABYLAKE(dev_priv) &&
|
|
|
|
!IS_BROADWELL(dev_priv) &&
|
|
|
|
!IS_HASWELL(dev_priv))
|
2015-09-02 14:11:39 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
|
|
|
/* 1. get the pipe */
|
2015-12-01 01:19:39 +08:00
|
|
|
intel_encoder = dev_priv->dig_port_map[port];
|
|
|
|
/* intel_encoder might be NULL for DP MST */
|
|
|
|
if (!intel_encoder || !intel_encoder->base.crtc ||
|
|
|
|
intel_encoder->type != INTEL_OUTPUT_HDMI) {
|
|
|
|
DRM_DEBUG_KMS("no valid port %c\n", port_name(port));
|
|
|
|
err = -ENODEV;
|
|
|
|
goto unlock;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
2015-12-01 01:19:39 +08:00
|
|
|
crtc = to_intel_crtc(intel_encoder->base.crtc);
|
|
|
|
pipe = crtc->pipe;
|
2015-09-02 14:11:39 +08:00
|
|
|
if (pipe == INVALID_PIPE) {
|
|
|
|
DRM_DEBUG_KMS("no pipe for the port %c\n", port_name(port));
|
2015-12-01 01:19:39 +08:00
|
|
|
err = -ENODEV;
|
|
|
|
goto unlock;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
2015-12-01 01:19:39 +08:00
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
DRM_DEBUG_KMS("pipe %c connects port %c\n",
|
|
|
|
pipe_name(pipe), port_name(port));
|
|
|
|
mode = &crtc->config->base.adjusted_mode;
|
|
|
|
|
2015-09-25 09:36:12 +08:00
|
|
|
/* port must be valid now, otherwise the pipe will be invalid */
|
|
|
|
acomp->aud_sample_rate[port] = rate;
|
|
|
|
|
2015-09-02 14:11:39 +08:00
|
|
|
/* 2. check whether to set the N/CTS/M manually or not */
|
|
|
|
if (!audio_rate_need_prog(crtc, mode)) {
|
|
|
|
tmp = I915_READ(HSW_AUD_CFG(pipe));
|
|
|
|
tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
|
|
|
|
I915_WRITE(HSW_AUD_CFG(pipe), tmp);
|
2015-12-01 01:19:39 +08:00
|
|
|
goto unlock;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
n = audio_config_get_n(mode, rate);
|
|
|
|
if (n == 0) {
|
|
|
|
DRM_DEBUG_KMS("Using automatic mode for N value on port %c\n",
|
|
|
|
port_name(port));
|
|
|
|
tmp = I915_READ(HSW_AUD_CFG(pipe));
|
|
|
|
tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
|
|
|
|
I915_WRITE(HSW_AUD_CFG(pipe), tmp);
|
2015-12-01 01:19:39 +08:00
|
|
|
goto unlock;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
|
|
|
|
2015-09-25 09:36:12 +08:00
|
|
|
/* 3. set the N/CTS/M */
|
2015-09-02 14:11:39 +08:00
|
|
|
tmp = I915_READ(HSW_AUD_CFG(pipe));
|
2015-09-25 09:36:12 +08:00
|
|
|
tmp = audio_config_setup_n_reg(n, tmp);
|
2015-09-02 14:11:39 +08:00
|
|
|
I915_WRITE(HSW_AUD_CFG(pipe), tmp);
|
|
|
|
|
2015-12-01 01:19:39 +08:00
|
|
|
unlock:
|
2015-09-02 14:11:39 +08:00
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
2015-12-01 01:19:39 +08:00
|
|
|
return err;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
|
|
|
|
2015-11-12 22:23:41 +08:00
|
|
|
static int i915_audio_component_get_eld(struct device *dev, int port,
|
|
|
|
bool *enabled,
|
|
|
|
unsigned char *buf, int max_bytes)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(dev);
|
|
|
|
struct intel_encoder *intel_encoder;
|
|
|
|
struct intel_digital_port *intel_dig_port;
|
|
|
|
const u8 *eld;
|
|
|
|
int ret = -EINVAL;
|
|
|
|
|
|
|
|
mutex_lock(&dev_priv->av_mutex);
|
2015-12-01 01:19:39 +08:00
|
|
|
intel_encoder = dev_priv->dig_port_map[port];
|
|
|
|
/* intel_encoder might be NULL for DP MST */
|
|
|
|
if (intel_encoder) {
|
|
|
|
ret = 0;
|
2015-11-12 22:23:41 +08:00
|
|
|
intel_dig_port = enc_to_dig_port(&intel_encoder->base);
|
2015-12-01 01:19:39 +08:00
|
|
|
*enabled = intel_dig_port->audio_connector != NULL;
|
|
|
|
if (*enabled) {
|
2015-11-12 22:23:41 +08:00
|
|
|
eld = intel_dig_port->audio_connector->eld;
|
|
|
|
ret = drm_eld_size(eld);
|
|
|
|
memcpy(buf, eld, min(max_bytes, ret));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&dev_priv->av_mutex);
|
|
|
|
return ret;
|
2015-09-02 14:11:39 +08:00
|
|
|
}
|
|
|
|
|
2015-01-08 23:54:14 +08:00
|
|
|
static const struct i915_audio_component_ops i915_audio_component_ops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.get_power = i915_audio_component_get_power,
|
|
|
|
.put_power = i915_audio_component_put_power,
|
2015-05-05 09:05:47 +08:00
|
|
|
.codec_wake_override = i915_audio_component_codec_wake_override,
|
2015-01-08 23:54:14 +08:00
|
|
|
.get_cdclk_freq = i915_audio_component_get_cdclk_freq,
|
2015-09-02 14:11:39 +08:00
|
|
|
.sync_audio_rate = i915_audio_component_sync_audio_rate,
|
2015-11-12 22:23:41 +08:00
|
|
|
.get_eld = i915_audio_component_get_eld,
|
2015-01-08 23:54:14 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int i915_audio_component_bind(struct device *i915_dev,
|
|
|
|
struct device *hda_dev, void *data)
|
|
|
|
{
|
|
|
|
struct i915_audio_component *acomp = data;
|
2015-08-19 16:48:56 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(i915_dev);
|
2015-09-25 09:36:12 +08:00
|
|
|
int i;
|
2015-01-08 23:54:14 +08:00
|
|
|
|
|
|
|
if (WARN_ON(acomp->ops || acomp->dev))
|
|
|
|
return -EEXIST;
|
|
|
|
|
2016-07-05 17:40:23 +08:00
|
|
|
drm_modeset_lock_all(&dev_priv->drm);
|
2015-01-08 23:54:14 +08:00
|
|
|
acomp->ops = &i915_audio_component_ops;
|
|
|
|
acomp->dev = i915_dev;
|
2015-09-25 09:36:12 +08:00
|
|
|
BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
|
|
|
|
for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
|
|
|
|
acomp->aud_sample_rate[i] = 0;
|
2015-08-19 16:48:56 +08:00
|
|
|
dev_priv->audio_component = acomp;
|
2016-07-05 17:40:23 +08:00
|
|
|
drm_modeset_unlock_all(&dev_priv->drm);
|
2015-01-08 23:54:14 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void i915_audio_component_unbind(struct device *i915_dev,
|
|
|
|
struct device *hda_dev, void *data)
|
|
|
|
{
|
|
|
|
struct i915_audio_component *acomp = data;
|
2015-08-19 16:48:56 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev_to_i915(i915_dev);
|
2015-01-08 23:54:14 +08:00
|
|
|
|
2016-07-05 17:40:23 +08:00
|
|
|
drm_modeset_lock_all(&dev_priv->drm);
|
2015-01-08 23:54:14 +08:00
|
|
|
acomp->ops = NULL;
|
|
|
|
acomp->dev = NULL;
|
2015-08-19 16:48:56 +08:00
|
|
|
dev_priv->audio_component = NULL;
|
2016-07-05 17:40:23 +08:00
|
|
|
drm_modeset_unlock_all(&dev_priv->drm);
|
2015-01-08 23:54:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct component_ops i915_audio_component_bind_ops = {
|
|
|
|
.bind = i915_audio_component_bind,
|
|
|
|
.unbind = i915_audio_component_unbind,
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* i915_audio_component_init - initialize and register the audio component
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* This will register with the component framework a child component which
|
|
|
|
* will bind dynamically to the snd_hda_intel driver's corresponding master
|
|
|
|
* component when the latter is registered. During binding the child
|
|
|
|
* initializes an instance of struct i915_audio_component which it receives
|
|
|
|
* from the master. The master can then start to use the interface defined by
|
|
|
|
* this struct. Each side can break the binding at any point by deregistering
|
|
|
|
* its own component after which each side's component unbind callback is
|
|
|
|
* called.
|
|
|
|
*
|
|
|
|
* We ignore any error during registration and continue with reduced
|
|
|
|
* functionality (i.e. without HDMI audio).
|
|
|
|
*/
|
|
|
|
void i915_audio_component_init(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2016-07-05 17:40:23 +08:00
|
|
|
ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
|
2015-01-08 23:54:14 +08:00
|
|
|
if (ret < 0) {
|
|
|
|
DRM_ERROR("failed to add audio component (%d)\n", ret);
|
|
|
|
/* continue with reduced functionality */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_priv->audio_component_registered = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* i915_audio_component_cleanup - deregister the audio component
|
|
|
|
* @dev_priv: i915 device instance
|
|
|
|
*
|
|
|
|
* Deregisters the audio component, breaking any existing binding to the
|
|
|
|
* corresponding snd_hda_intel driver's master component.
|
|
|
|
*/
|
|
|
|
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
if (!dev_priv->audio_component_registered)
|
|
|
|
return;
|
|
|
|
|
2016-07-05 17:40:23 +08:00
|
|
|
component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
|
2015-01-08 23:54:14 +08:00
|
|
|
dev_priv->audio_component_registered = false;
|
|
|
|
}
|