2011-11-02 18:31:15 +08:00
|
|
|
/*
|
|
|
|
* Samsung's Exynos4210 SoC device tree source
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com
|
|
|
|
* Copyright (c) 2010-2011 Linaro Ltd.
|
|
|
|
* www.linaro.org
|
|
|
|
*
|
|
|
|
* Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
|
|
|
|
* based board files can include this file and provide values for board specfic
|
|
|
|
* bindings.
|
|
|
|
*
|
|
|
|
* Note: This file does not include device nodes for all the controllers in
|
|
|
|
* Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
|
|
|
|
* nodes can be added to this file.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2013-06-17 23:02:08 +08:00
|
|
|
#include "exynos4.dtsi"
|
|
|
|
#include "exynos4210-pinctrl.dtsi"
|
2011-11-02 18:31:15 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "samsung,exynos4210";
|
|
|
|
|
2012-07-14 09:45:32 +08:00
|
|
|
aliases {
|
2012-09-07 05:14:26 +08:00
|
|
|
pinctrl0 = &pinctrl_0;
|
|
|
|
pinctrl1 = &pinctrl_1;
|
|
|
|
pinctrl2 = &pinctrl_2;
|
2012-07-14 09:45:32 +08:00
|
|
|
};
|
|
|
|
|
2012-11-21 23:22:09 +08:00
|
|
|
pd_lcd1: lcd1-power-domain@10023CA0 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023CA0 0x20>;
|
|
|
|
};
|
|
|
|
|
2011-11-02 18:31:15 +08:00
|
|
|
gic:interrupt-controller@10490000 {
|
2012-02-08 10:42:43 +08:00
|
|
|
cpu-offset = <0x8000>;
|
2011-11-02 18:31:15 +08:00
|
|
|
};
|
|
|
|
|
2012-07-13 14:25:08 +08:00
|
|
|
combiner:interrupt-controller@10440000 {
|
2013-04-12 21:15:58 +08:00
|
|
|
samsung,combiner-nr = <16>;
|
2012-07-13 14:25:08 +08:00
|
|
|
interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
|
|
|
|
<0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
|
|
|
|
<0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
|
|
|
|
<0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
|
|
|
|
};
|
|
|
|
|
2013-03-09 15:12:35 +08:00
|
|
|
mct@10050000 {
|
|
|
|
compatible = "samsung,exynos4210-mct";
|
|
|
|
reg = <0x10050000 0x800>;
|
|
|
|
interrupt-parent = <&mct_map>;
|
|
|
|
interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
|
|
|
|
<4 0>, <5 0>;
|
2013-03-09 16:11:38 +08:00
|
|
|
clocks = <&clock 3>, <&clock 344>;
|
|
|
|
clock-names = "fin_pll", "mct";
|
2013-03-09 15:12:35 +08:00
|
|
|
|
|
|
|
mct_map: mct-map {
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupt-map = <0x0 0 &gic 0 57 0>,
|
|
|
|
<0x1 0 &gic 0 69 0>,
|
|
|
|
<0x2 0 &combiner 12 6>,
|
|
|
|
<0x3 0 &combiner 12 7>,
|
|
|
|
<0x4 0 &gic 0 42 0>,
|
|
|
|
<0x5 0 &gic 0 48 0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-08-06 02:04:43 +08:00
|
|
|
clock: clock-controller@10030000 {
|
2013-03-09 16:11:33 +08:00
|
|
|
compatible = "samsung,exynos4210-clock";
|
|
|
|
reg = <0x10030000 0x20000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2012-12-12 13:04:03 +08:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <2 2>, <3 2>;
|
|
|
|
};
|
|
|
|
|
2012-09-07 05:14:26 +08:00
|
|
|
pinctrl_0: pinctrl@11400000 {
|
2013-01-03 08:05:42 +08:00
|
|
|
compatible = "samsung,exynos4210-pinctrl";
|
2012-09-07 05:14:26 +08:00
|
|
|
reg = <0x11400000 0x1000>;
|
|
|
|
interrupts = <0 47 0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_1: pinctrl@11000000 {
|
2013-01-03 08:05:42 +08:00
|
|
|
compatible = "samsung,exynos4210-pinctrl";
|
2012-09-07 05:14:26 +08:00
|
|
|
reg = <0x11000000 0x1000>;
|
|
|
|
interrupts = <0 46 0>;
|
|
|
|
|
|
|
|
wakup_eint: wakeup-interrupt-controller {
|
|
|
|
compatible = "samsung,exynos4210-wakeup-eint";
|
|
|
|
interrupt-parent = <&gic>;
|
2012-10-11 16:11:18 +08:00
|
|
|
interrupts = <0 32 0>;
|
2012-09-07 05:14:26 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_2: pinctrl@03860000 {
|
2013-01-03 08:05:42 +08:00
|
|
|
compatible = "samsung,exynos4210-pinctrl";
|
2012-09-07 05:14:26 +08:00
|
|
|
reg = <0x03860000 0x1000>;
|
|
|
|
};
|
|
|
|
|
2012-10-29 20:18:01 +08:00
|
|
|
tmu@100C0000 {
|
|
|
|
compatible = "samsung,exynos4210-tmu";
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
reg = <0x100C0000 0x100>;
|
|
|
|
interrupts = <2 4>;
|
2013-04-23 22:20:19 +08:00
|
|
|
clocks = <&clock 383>;
|
|
|
|
clock-names = "tmu_apbif";
|
|
|
|
status = "disabled";
|
2012-10-29 20:18:01 +08:00
|
|
|
};
|
2013-04-04 12:48:45 +08:00
|
|
|
|
|
|
|
g2d@12800000 {
|
|
|
|
compatible = "samsung,s5pv210-g2d";
|
|
|
|
reg = <0x12800000 0x1000>;
|
|
|
|
interrupts = <0 89 0>;
|
2013-06-10 16:52:24 +08:00
|
|
|
clocks = <&clock 177>, <&clock 277>;
|
|
|
|
clock-names = "sclk_fimg2d", "fimg2d";
|
2013-04-04 12:48:45 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-08-06 01:49:45 +08:00
|
|
|
|
|
|
|
camera {
|
|
|
|
clocks = <&clock 132>, <&clock 133>, <&clock 351>, <&clock 352>;
|
|
|
|
clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
|
|
|
|
|
|
|
|
fimc_0: fimc@11800000 {
|
|
|
|
samsung,pix-limits = <4224 8192 1920 4224>;
|
|
|
|
samsung,mainscaler-ext;
|
|
|
|
samsung,cam-if;
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_1: fimc@11810000 {
|
|
|
|
samsung,pix-limits = <4224 8192 1920 4224>;
|
|
|
|
samsung,mainscaler-ext;
|
|
|
|
samsung,cam-if;
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_2: fimc@11820000 {
|
|
|
|
samsung,pix-limits = <4224 8192 1920 4224>;
|
|
|
|
samsung,mainscaler-ext;
|
|
|
|
samsung,lcd-wb;
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_3: fimc@11830000 {
|
|
|
|
samsung,pix-limits = <1920 8192 1366 1920>;
|
|
|
|
samsung,rotators = <0>;
|
|
|
|
samsung,mainscaler-ext;
|
|
|
|
samsung,lcd-wb;
|
|
|
|
};
|
|
|
|
};
|
2011-11-02 18:31:15 +08:00
|
|
|
};
|