2007-02-10 07:28:31 +08:00
|
|
|
/*
|
2013-11-06 17:08:02 +08:00
|
|
|
* Copyright (C) 2006-2010, 2012-2013 Freescale Semiconductor, Inc.
|
2012-02-22 13:44:07 +08:00
|
|
|
* All rights reserved.
|
2007-02-10 07:28:31 +08:00
|
|
|
*
|
|
|
|
* Author: Andy Fleming <afleming@freescale.com>
|
|
|
|
*
|
|
|
|
* Based on 83xx/mpc8360e_pb.c by:
|
|
|
|
* Li Yang <LeoLi@freescale.com>
|
|
|
|
* Yin Olivia <Hong-hua.Yin@freescale.com>
|
|
|
|
*
|
|
|
|
* Description:
|
2007-02-18 06:29:36 +08:00
|
|
|
* MPC85xx MDS board specific routines.
|
2007-02-10 07:28:31 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/stddef.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/reboot.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/kdev_t.h>
|
|
|
|
#include <linux/major.h>
|
|
|
|
#include <linux/console.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/initrd.h>
|
|
|
|
#include <linux/fsl_devices.h>
|
2007-11-07 02:11:13 +08:00
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/of_device.h>
|
2008-05-03 07:56:41 +08:00
|
|
|
#include <linux/phy.h>
|
2010-07-12 12:36:09 +08:00
|
|
|
#include <linux/memblock.h>
|
2015-09-20 12:29:53 +08:00
|
|
|
#include <linux/fsl/guts.h>
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2011-07-27 07:09:06 +08:00
|
|
|
#include <linux/atomic.h>
|
2007-02-10 07:28:31 +08:00
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <mm/mmu_decl.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/udbg.h>
|
|
|
|
#include <sysdev/fsl_soc.h>
|
2007-07-10 18:47:06 +08:00
|
|
|
#include <sysdev/fsl_pci.h>
|
2009-08-19 07:28:21 +08:00
|
|
|
#include <sysdev/simple_gpio.h>
|
2015-11-30 10:48:57 +08:00
|
|
|
#include <soc/fsl/qe/qe.h>
|
|
|
|
#include <soc/fsl/qe/qe_ic.h>
|
2007-02-10 07:28:31 +08:00
|
|
|
#include <asm/mpic.h>
|
2009-05-15 13:37:35 +08:00
|
|
|
#include <asm/swiotlb.h>
|
2011-12-02 14:27:58 +08:00
|
|
|
#include "smp.h"
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2011-11-18 01:56:16 +08:00
|
|
|
#include "mpc85xx.h"
|
|
|
|
|
2007-02-10 07:28:31 +08:00
|
|
|
#undef DEBUG
|
|
|
|
#ifdef DEBUG
|
|
|
|
#define DBG(fmt...) udbg_printf(fmt)
|
|
|
|
#else
|
|
|
|
#define DBG(fmt...)
|
|
|
|
#endif
|
|
|
|
|
2008-05-03 07:56:41 +08:00
|
|
|
#define MV88E1111_SCR 0x10
|
|
|
|
#define MV88E1111_SCR_125CLK 0x0010
|
|
|
|
static int mpc8568_fixup_125_clock(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int scr;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
/* Workaround for the 125 CLK Toggle */
|
|
|
|
scr = phy_read(phydev, MV88E1111_SCR);
|
|
|
|
|
|
|
|
if (scr < 0)
|
|
|
|
return scr;
|
|
|
|
|
|
|
|
err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
err = phy_write(phydev, MII_BMCR, BMCR_RESET);
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
scr = phy_read(phydev, MV88E1111_SCR);
|
|
|
|
|
|
|
|
if (scr < 0)
|
2009-12-17 22:45:15 +08:00
|
|
|
return scr;
|
2008-05-03 07:56:41 +08:00
|
|
|
|
|
|
|
err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int temp;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
/* Errata */
|
|
|
|
err = phy_write(phydev,29, 0x0006);
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
temp = phy_read(phydev, 30);
|
|
|
|
|
|
|
|
if (temp < 0)
|
|
|
|
return temp;
|
|
|
|
|
|
|
|
temp = (temp & (~0x8000)) | 0x4000;
|
|
|
|
err = phy_write(phydev,30, temp);
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
err = phy_write(phydev,29, 0x000a);
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
temp = phy_read(phydev, 30);
|
|
|
|
|
|
|
|
if (temp < 0)
|
|
|
|
return temp;
|
|
|
|
|
|
|
|
temp = phy_read(phydev, 30);
|
|
|
|
|
|
|
|
if (temp < 0)
|
|
|
|
return temp;
|
|
|
|
|
|
|
|
temp &= ~0x0020;
|
|
|
|
|
|
|
|
err = phy_write(phydev,30,temp);
|
|
|
|
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
/* Disable automatic MDI/MDIX selection */
|
|
|
|
temp = phy_read(phydev, 16);
|
|
|
|
|
|
|
|
if (temp < 0)
|
|
|
|
return temp;
|
|
|
|
|
|
|
|
temp &= ~0x0060;
|
|
|
|
err = phy_write(phydev,16,temp);
|
|
|
|
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2007-02-10 07:28:31 +08:00
|
|
|
/* ************************************************************************
|
|
|
|
*
|
|
|
|
* Setup the architecture
|
|
|
|
*
|
|
|
|
*/
|
2010-06-08 17:55:50 +08:00
|
|
|
#ifdef CONFIG_QUICC_ENGINE
|
2010-06-08 17:55:57 +08:00
|
|
|
static void __init mpc85xx_mds_reset_ucc_phys(void)
|
2007-02-10 07:28:31 +08:00
|
|
|
{
|
|
|
|
struct device_node *np;
|
2010-06-08 17:55:57 +08:00
|
|
|
static u8 __iomem *bcsr_regs;
|
2007-02-10 07:28:31 +08:00
|
|
|
|
|
|
|
/* Map BCSR area */
|
|
|
|
np = of_find_node_by_name(NULL, "bcsr");
|
2010-06-08 17:55:57 +08:00
|
|
|
if (!np)
|
|
|
|
return;
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
bcsr_regs = of_iomap(np, 0);
|
|
|
|
of_node_put(np);
|
|
|
|
if (!bcsr_regs)
|
|
|
|
return;
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
if (machine_is(mpc8568_mds)) {
|
|
|
|
#define BCSR_UCC1_GETH_EN (0x1 << 7)
|
|
|
|
#define BCSR_UCC2_GETH_EN (0x1 << 7)
|
|
|
|
#define BCSR_UCC1_MODE_MSK (0x3 << 4)
|
|
|
|
#define BCSR_UCC2_MODE_MSK (0x3 << 0)
|
2009-05-15 13:37:35 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
/* Turn off UCC1 & UCC2 */
|
|
|
|
clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
|
|
|
|
clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
|
|
|
|
|
|
|
|
/* Mode is RGMII, all bits clear */
|
|
|
|
clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
|
|
|
|
BCSR_UCC2_MODE_MSK);
|
|
|
|
|
|
|
|
/* Turn UCC1 & UCC2 on */
|
|
|
|
setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
|
|
|
|
setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
|
|
|
|
} else if (machine_is(mpc8569_mds)) {
|
|
|
|
#define BCSR7_UCC12_GETHnRST (0x1 << 2)
|
|
|
|
#define BCSR8_UEM_MARVELL_RST (0x1 << 1)
|
|
|
|
#define BCSR_UCC_RGMII (0x1 << 6)
|
|
|
|
#define BCSR_UCC_RTBI (0x1 << 5)
|
|
|
|
/*
|
|
|
|
* U-Boot mangles interrupt polarity for Marvell PHYs,
|
|
|
|
* so reset built-in and UEM Marvell PHYs, this puts
|
|
|
|
* the PHYs into their normal state.
|
|
|
|
*/
|
|
|
|
clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
|
|
|
|
setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
|
|
|
|
|
|
|
|
setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
|
|
|
|
clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
|
|
|
|
|
2012-12-03 21:36:03 +08:00
|
|
|
for_each_compatible_node(np, "network", "ucc_geth") {
|
2010-06-08 17:55:57 +08:00
|
|
|
const unsigned int *prop;
|
|
|
|
int ucc_num;
|
|
|
|
|
|
|
|
prop = of_get_property(np, "cell-index", NULL);
|
|
|
|
if (prop == NULL)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ucc_num = *prop - 1;
|
|
|
|
|
|
|
|
prop = of_get_property(np, "phy-connection-type", NULL);
|
|
|
|
if (prop == NULL)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (strcmp("rtbi", (const char *)prop) == 0)
|
|
|
|
clrsetbits_8(&bcsr_regs[7 + ucc_num],
|
|
|
|
BCSR_UCC_RGMII, BCSR_UCC_RTBI);
|
2007-10-04 13:28:43 +08:00
|
|
|
}
|
2010-06-08 17:55:57 +08:00
|
|
|
} else if (machine_is(p1021_mds)) {
|
|
|
|
#define BCSR11_ENET_MICRST (0x1 << 5)
|
|
|
|
/* Reset Micrel PHY */
|
|
|
|
clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
|
|
|
|
setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
|
2007-10-04 13:28:43 +08:00
|
|
|
}
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
iounmap(bcsr_regs);
|
|
|
|
}
|
2010-05-21 22:16:12 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
static void __init mpc85xx_mds_qe_init(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
2010-05-21 22:16:12 +08:00
|
|
|
|
2013-11-06 17:08:02 +08:00
|
|
|
mpc85xx_qe_init();
|
2014-03-06 09:38:12 +08:00
|
|
|
mpc85xx_qe_par_io_init();
|
2010-06-08 17:55:57 +08:00
|
|
|
mpc85xx_mds_reset_ucc_phys();
|
2010-05-21 22:16:12 +08:00
|
|
|
|
|
|
|
if (machine_is(p1021_mds)) {
|
|
|
|
|
2012-03-20 00:06:39 +08:00
|
|
|
struct ccsr_guts __iomem *guts;
|
2010-05-21 22:16:12 +08:00
|
|
|
|
2012-02-22 13:44:07 +08:00
|
|
|
np = of_find_node_by_name(NULL, "global-utilities");
|
2010-05-21 22:16:12 +08:00
|
|
|
if (np) {
|
2012-02-22 13:44:07 +08:00
|
|
|
guts = of_iomap(np, 0);
|
|
|
|
if (!guts)
|
|
|
|
pr_err("mpc85xx-rdb: could not map global utilities register\n");
|
|
|
|
else{
|
2010-05-21 22:16:12 +08:00
|
|
|
/* P1021 has pins muxed for QE and other functions. To
|
|
|
|
* enable QE UEC mode, we need to set bit QE0 for UCC1
|
|
|
|
* in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
|
2010-12-31 08:09:40 +08:00
|
|
|
* and QE12 for QE MII management signals in PMUXCR
|
2010-05-21 22:16:12 +08:00
|
|
|
* register.
|
|
|
|
*/
|
2012-02-22 13:44:07 +08:00
|
|
|
setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
|
|
|
|
MPC85xx_PMUXCR_QE(3) |
|
|
|
|
MPC85xx_PMUXCR_QE(9) |
|
|
|
|
MPC85xx_PMUXCR_QE(12));
|
|
|
|
iounmap(guts);
|
|
|
|
}
|
2010-05-21 22:16:12 +08:00
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
2010-06-08 17:55:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __init mpc85xx_mds_qeic_init(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,qe");
|
|
|
|
if (!of_device_is_available(np)) {
|
|
|
|
of_node_put(np);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
|
|
|
|
if (!np) {
|
|
|
|
np = of_find_node_by_type(NULL, "qeic");
|
|
|
|
if (!np)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (machine_is(p1021_mds))
|
|
|
|
qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
|
|
|
|
qe_ic_cascade_high_mpic);
|
|
|
|
else
|
|
|
|
qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void __init mpc85xx_mds_qe_init(void) { }
|
|
|
|
static void __init mpc85xx_mds_qeic_init(void) { }
|
2007-02-10 07:28:31 +08:00
|
|
|
#endif /* CONFIG_QUICC_ENGINE */
|
2009-05-15 13:37:35 +08:00
|
|
|
|
2010-06-08 17:55:57 +08:00
|
|
|
static void __init mpc85xx_mds_setup_arch(void)
|
|
|
|
{
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
|
|
|
|
|
|
|
|
mpc85xx_smp_init();
|
|
|
|
|
|
|
|
mpc85xx_mds_qe_init();
|
|
|
|
|
2012-08-28 15:44:08 +08:00
|
|
|
fsl_pci_assign_primary();
|
|
|
|
|
|
|
|
swiotlb_detect_4g();
|
2007-02-10 07:28:31 +08:00
|
|
|
}
|
|
|
|
|
2008-05-03 07:56:41 +08:00
|
|
|
|
|
|
|
static int __init board_fixups(void)
|
|
|
|
{
|
2008-12-05 02:02:56 +08:00
|
|
|
char phy_id[20];
|
2008-05-03 07:56:41 +08:00
|
|
|
char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
|
|
|
|
struct device_node *mdio;
|
|
|
|
struct resource res;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
|
|
|
|
mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
|
|
|
|
|
|
|
|
of_address_to_resource(mdio, 0, &res);
|
2008-12-05 02:02:56 +08:00
|
|
|
snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
|
2008-12-03 23:31:35 +08:00
|
|
|
(unsigned long long)res.start, 1);
|
2008-05-03 07:56:41 +08:00
|
|
|
|
|
|
|
phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
|
|
|
|
phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
|
|
|
|
|
|
|
|
/* Register a workaround for errata */
|
2008-12-05 02:02:56 +08:00
|
|
|
snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
|
2008-12-03 23:31:35 +08:00
|
|
|
(unsigned long long)res.start, 7);
|
2008-05-03 07:56:41 +08:00
|
|
|
phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
|
|
|
|
|
|
|
|
of_node_put(mdio);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2009-04-30 02:14:33 +08:00
|
|
|
machine_arch_initcall(mpc8568_mds, board_fixups);
|
2009-05-02 03:40:50 +08:00
|
|
|
machine_arch_initcall(mpc8569_mds, board_fixups);
|
2008-05-03 07:56:41 +08:00
|
|
|
|
2007-02-18 06:29:36 +08:00
|
|
|
static int __init mpc85xx_publish_devices(void)
|
2007-02-10 07:28:31 +08:00
|
|
|
{
|
2010-02-06 05:06:26 +08:00
|
|
|
if (machine_is(mpc8568_mds))
|
|
|
|
simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio");
|
2009-08-19 07:28:21 +08:00
|
|
|
if (machine_is(mpc8569_mds))
|
|
|
|
simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
|
|
|
|
|
2011-12-01 00:19:17 +08:00
|
|
|
return mpc85xx_common_publish_devices();
|
2010-05-21 22:16:12 +08:00
|
|
|
}
|
|
|
|
|
2012-08-28 15:44:08 +08:00
|
|
|
machine_arch_initcall(mpc8568_mds, mpc85xx_publish_devices);
|
|
|
|
machine_arch_initcall(mpc8569_mds, mpc85xx_publish_devices);
|
|
|
|
machine_arch_initcall(p1021_mds, mpc85xx_common_publish_devices);
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2009-05-15 13:37:35 +08:00
|
|
|
machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
|
|
|
|
machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
|
2010-05-21 22:16:12 +08:00
|
|
|
machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
|
2009-05-15 13:37:35 +08:00
|
|
|
|
2007-02-18 06:29:36 +08:00
|
|
|
static void __init mpc85xx_mds_pic_init(void)
|
2007-02-10 07:28:31 +08:00
|
|
|
{
|
2011-12-22 18:19:14 +08:00
|
|
|
struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
|
2011-12-22 18:19:12 +08:00
|
|
|
MPIC_SINGLE_DEST_CPU,
|
2007-07-03 15:35:35 +08:00
|
|
|
0, 256, " OpenPIC ");
|
2007-02-10 07:28:31 +08:00
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
|
|
|
mpic_init(mpic);
|
2010-06-08 17:55:57 +08:00
|
|
|
mpc85xx_mds_qeic_init();
|
2007-02-10 07:28:31 +08:00
|
|
|
}
|
|
|
|
|
2007-02-18 06:29:36 +08:00
|
|
|
static int __init mpc85xx_mds_probe(void)
|
2007-02-10 07:28:31 +08:00
|
|
|
{
|
2007-02-18 06:19:34 +08:00
|
|
|
unsigned long root = of_get_flat_dt_root();
|
2007-02-10 07:28:31 +08:00
|
|
|
|
2007-02-18 06:19:34 +08:00
|
|
|
return of_flat_dt_is_compatible(root, "MPC85xxMDS");
|
2007-02-10 07:28:31 +08:00
|
|
|
}
|
|
|
|
|
2009-04-30 02:14:33 +08:00
|
|
|
define_machine(mpc8568_mds) {
|
|
|
|
.name = "MPC8568 MDS",
|
2007-02-18 06:29:36 +08:00
|
|
|
.probe = mpc85xx_mds_probe,
|
|
|
|
.setup_arch = mpc85xx_mds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_mds_pic_init,
|
2007-02-10 07:28:31 +08:00
|
|
|
.get_irq = mpic_get_irq,
|
2007-10-04 14:04:57 +08:00
|
|
|
.restart = fsl_rstcr_restart,
|
2007-02-10 07:28:31 +08:00
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
2007-09-11 03:30:33 +08:00
|
|
|
#ifdef CONFIG_PCI
|
2007-07-16 23:45:07 +08:00
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 11:19:37 +08:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2007-09-11 03:30:33 +08:00
|
|
|
#endif
|
2007-02-10 07:28:31 +08:00
|
|
|
};
|
2009-05-02 03:40:50 +08:00
|
|
|
|
|
|
|
static int __init mpc8569_mds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
|
|
|
return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
|
|
|
|
}
|
|
|
|
|
|
|
|
define_machine(mpc8569_mds) {
|
|
|
|
.name = "MPC8569 MDS",
|
|
|
|
.probe = mpc8569_mds_probe,
|
|
|
|
.setup_arch = mpc85xx_mds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_mds_pic_init,
|
|
|
|
.get_irq = mpic_get_irq,
|
|
|
|
.restart = fsl_rstcr_restart,
|
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 11:19:37 +08:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2009-05-02 03:40:50 +08:00
|
|
|
#endif
|
|
|
|
};
|
2010-05-21 22:16:12 +08:00
|
|
|
|
|
|
|
static int __init p1021_mds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
|
|
|
return of_flat_dt_is_compatible(root, "fsl,P1021MDS");
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
define_machine(p1021_mds) {
|
|
|
|
.name = "P1021 MDS",
|
|
|
|
.probe = p1021_mds_probe,
|
|
|
|
.setup_arch = mpc85xx_mds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_mds_pic_init,
|
|
|
|
.get_irq = mpic_get_irq,
|
|
|
|
.restart = fsl_rstcr_restart,
|
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
fsl/pci: The new pci suspend/resume implementation
If we do nothing in suspend/resume, some platform PCIe ip-block
can't guarantee the link back to L0 state from sleep, then, when
we read the EP device will hang. Only we send pme turnoff message
in pci controller suspend, and send pme exit message in resume, the
link state will be normal.
When we send pme turnoff message in pci controller suspend, the
links will into l2/l3 ready, then, host cannot communicate with
ep device, but pci-driver will call back EP device to save them
state. So we need to change platform_driver->suspend/resume to
syscore->suspend/resume.
So the new suspend/resume implementation, send pme turnoff message
in suspend, and send pme exit message in resume. And add a PME handler,
to response PME & message interrupt.
Change platform_driver->suspend/resume to syscore->suspend/resume.
pci-driver will call back EP device, to save EP state in
pci_pm_suspend_noirq, so we need to keep the link, until
pci_pm_suspend_noirq finish.
Signed-off-by: Wang Dongsheng <dongsheng.wang@freescale.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
2014-03-20 11:19:37 +08:00
|
|
|
.pcibios_fixup_phb = fsl_pcibios_fixup_phb,
|
2010-05-21 22:16:12 +08:00
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|