2012-07-19 06:07:18 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Altera Corporation <www.altera.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
2014-08-14 23:37:22 +08:00
|
|
|
/* First 4KB has trampoline code for secondary cores. */
|
|
|
|
/memreserve/ 0x00000000 0x0001000;
|
2014-04-03 10:31:31 +08:00
|
|
|
#include "socfpga.dtsi"
|
2012-07-19 06:07:18 +08:00
|
|
|
|
|
|
|
/ {
|
2013-02-12 07:30:30 +08:00
|
|
|
soc {
|
2013-04-11 23:55:25 +08:00
|
|
|
clkmgr@ffd04000 {
|
|
|
|
clocks {
|
|
|
|
osc1 {
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-08-14 23:21:48 +08:00
|
|
|
mmc0: dwmmc0@ff704000 {
|
2014-02-18 10:31:02 +08:00
|
|
|
num-slots = <1>;
|
|
|
|
broken-cd;
|
2014-08-12 04:57:50 +08:00
|
|
|
bus-width = <4>;
|
|
|
|
cap-mmc-highspeed;
|
|
|
|
cap-sd-highspeed;
|
2014-02-18 10:31:02 +08:00
|
|
|
};
|
|
|
|
|
2013-02-12 07:30:33 +08:00
|
|
|
sysmgr@ffd08000 {
|
|
|
|
cpu1-start-addr = <0xffd080c4>;
|
|
|
|
};
|
2012-07-19 06:07:18 +08:00
|
|
|
};
|
|
|
|
};
|
2014-11-08 00:19:04 +08:00
|
|
|
|
|
|
|
&watchdog0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|