2005-04-17 06:20:36 +08:00
|
|
|
/*******************************************************************************
|
|
|
|
|
2006-09-28 03:53:14 +08:00
|
|
|
Intel PRO/1000 Linux driver
|
|
|
|
Copyright(c) 1999 - 2006 Intel Corporation.
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify it
|
|
|
|
under the terms and conditions of the GNU General Public License,
|
|
|
|
version 2, as published by the Free Software Foundation.
|
|
|
|
|
|
|
|
This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
2005-04-17 06:20:36 +08:00
|
|
|
more details.
|
2006-09-28 03:53:14 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
You should have received a copy of the GNU General Public License along with
|
2006-09-28 03:53:14 +08:00
|
|
|
this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
|
|
|
|
|
|
|
|
The full GNU General Public License is included in this distribution in
|
|
|
|
the file called "COPYING".
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
Contact Information:
|
|
|
|
Linux NICS <linux.nics@intel.com>
|
2006-04-15 10:05:31 +08:00
|
|
|
e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
|
2005-04-17 06:20:36 +08:00
|
|
|
Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
|
|
|
|
|
|
|
|
*******************************************************************************/
|
|
|
|
|
|
|
|
|
|
|
|
/* glue for the OS independent part of e1000
|
|
|
|
* includes register access macros
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _E1000_OSDEP_H_
|
|
|
|
#define _E1000_OSDEP_H_
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
2011-01-06 22:29:54 +08:00
|
|
|
|
|
|
|
#define CONFIG_RAM_BASE 0x60000
|
|
|
|
#define GBE_CONFIG_OFFSET 0x0
|
|
|
|
|
|
|
|
#define GBE_CONFIG_RAM_BASE \
|
|
|
|
((unsigned int)(CONFIG_RAM_BASE + GBE_CONFIG_OFFSET))
|
|
|
|
|
|
|
|
#define GBE_CONFIG_BASE_VIRT phys_to_virt(GBE_CONFIG_RAM_BASE)
|
|
|
|
|
|
|
|
#define GBE_CONFIG_FLASH_WRITE(base, offset, count, data) \
|
|
|
|
(iowrite16_rep(base + offset, data, count))
|
|
|
|
|
|
|
|
#define GBE_CONFIG_FLASH_READ(base, offset, count, data) \
|
|
|
|
(ioread16_rep(base + (offset << 1), data, count))
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2008-07-12 06:17:18 +08:00
|
|
|
#define er32(reg) \
|
2008-07-12 06:17:08 +08:00
|
|
|
(readl(hw->hw_addr + ((hw->mac_type >= e1000_82543) \
|
|
|
|
? E1000_##reg : E1000_82542_##reg)))
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2008-07-12 06:17:08 +08:00
|
|
|
#define ew32(reg, value) \
|
|
|
|
(writel((value), (hw->hw_addr + ((hw->mac_type >= e1000_82543) \
|
|
|
|
? E1000_##reg : E1000_82542_##reg))))
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) ( \
|
|
|
|
writel((value), ((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
((offset) << 2))))
|
|
|
|
|
|
|
|
#define E1000_READ_REG_ARRAY(a, reg, offset) ( \
|
|
|
|
readl((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
((offset) << 2)))
|
|
|
|
|
2005-04-29 10:43:52 +08:00
|
|
|
#define E1000_READ_REG_ARRAY_DWORD E1000_READ_REG_ARRAY
|
|
|
|
#define E1000_WRITE_REG_ARRAY_DWORD E1000_WRITE_REG_ARRAY
|
|
|
|
|
|
|
|
#define E1000_WRITE_REG_ARRAY_WORD(a, reg, offset, value) ( \
|
|
|
|
writew((value), ((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
((offset) << 1))))
|
|
|
|
|
|
|
|
#define E1000_READ_REG_ARRAY_WORD(a, reg, offset) ( \
|
|
|
|
readw((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
((offset) << 1)))
|
|
|
|
|
|
|
|
#define E1000_WRITE_REG_ARRAY_BYTE(a, reg, offset, value) ( \
|
|
|
|
writeb((value), ((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
(offset))))
|
|
|
|
|
|
|
|
#define E1000_READ_REG_ARRAY_BYTE(a, reg, offset) ( \
|
|
|
|
readb((a)->hw_addr + \
|
|
|
|
(((a)->mac_type >= e1000_82543) ? E1000_##reg : E1000_82542_##reg) + \
|
|
|
|
(offset)))
|
|
|
|
|
2008-07-12 06:17:08 +08:00
|
|
|
#define E1000_WRITE_FLUSH() er32(STATUS)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2006-11-02 00:48:02 +08:00
|
|
|
#define E1000_WRITE_ICH_FLASH_REG(a, reg, value) ( \
|
2006-06-28 00:08:17 +08:00
|
|
|
writel((value), ((a)->flash_address + reg)))
|
|
|
|
|
2006-11-02 00:48:02 +08:00
|
|
|
#define E1000_READ_ICH_FLASH_REG(a, reg) ( \
|
2006-06-28 00:08:17 +08:00
|
|
|
readl((a)->flash_address + reg))
|
|
|
|
|
2006-11-02 00:48:02 +08:00
|
|
|
#define E1000_WRITE_ICH_FLASH_REG16(a, reg, value) ( \
|
2006-06-28 00:08:17 +08:00
|
|
|
writew((value), ((a)->flash_address + reg)))
|
|
|
|
|
2006-11-02 00:48:02 +08:00
|
|
|
#define E1000_READ_ICH_FLASH_REG16(a, reg) ( \
|
2006-06-28 00:08:17 +08:00
|
|
|
readw((a)->flash_address + reg))
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif /* _E1000_OSDEP_H_ */
|