License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 22:07:57 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2017-05-30 19:58:01 +08:00
|
|
|
#include <linux/delay.h>
|
|
|
|
|
|
|
|
#include "nitrox_dev.h"
|
|
|
|
#include "nitrox_csr.h"
|
|
|
|
|
|
|
|
/**
|
|
|
|
* emu_enable_cores - Enable EMU cluster cores.
|
|
|
|
* @ndev: N5 device
|
|
|
|
*/
|
|
|
|
static void emu_enable_cores(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union emu_se_enable emu_se;
|
|
|
|
union emu_ae_enable emu_ae;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* AE cores 20 per cluster */
|
|
|
|
emu_ae.value = 0;
|
|
|
|
emu_ae.s.enable = 0xfffff;
|
|
|
|
|
|
|
|
/* SE cores 16 per cluster */
|
|
|
|
emu_se.value = 0;
|
|
|
|
emu_se.s.enable = 0xffff;
|
|
|
|
|
|
|
|
/* enable per cluster cores */
|
|
|
|
for (i = 0; i < NR_CLUSTERS; i++) {
|
|
|
|
nitrox_write_csr(ndev, EMU_AE_ENABLEX(i), emu_ae.value);
|
|
|
|
nitrox_write_csr(ndev, EMU_SE_ENABLEX(i), emu_se.value);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* nitrox_config_emu_unit - configure EMU unit.
|
|
|
|
* @ndev: N5 device
|
|
|
|
*/
|
|
|
|
void nitrox_config_emu_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union emu_wd_int_ena_w1s emu_wd_int;
|
|
|
|
union emu_ge_int_ena_w1s emu_ge_int;
|
|
|
|
u64 offset;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* enable cores */
|
|
|
|
emu_enable_cores(ndev);
|
|
|
|
|
|
|
|
/* enable general error and watch dog interrupts */
|
|
|
|
emu_ge_int.value = 0;
|
|
|
|
emu_ge_int.s.se_ge = 0xffff;
|
|
|
|
emu_ge_int.s.ae_ge = 0xfffff;
|
|
|
|
emu_wd_int.value = 0;
|
|
|
|
emu_wd_int.s.se_wd = 1;
|
|
|
|
|
|
|
|
for (i = 0; i < NR_CLUSTERS; i++) {
|
|
|
|
offset = EMU_WD_INT_ENA_W1SX(i);
|
|
|
|
nitrox_write_csr(ndev, offset, emu_wd_int.value);
|
|
|
|
offset = EMU_GE_INT_ENA_W1SX(i);
|
|
|
|
nitrox_write_csr(ndev, offset, emu_ge_int.value);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void reset_pkt_input_ring(struct nitrox_device *ndev, int ring)
|
|
|
|
{
|
|
|
|
union nps_pkt_in_instr_ctl pkt_in_ctl;
|
|
|
|
union nps_pkt_in_instr_baoff_dbell pkt_in_dbell;
|
|
|
|
union nps_pkt_in_done_cnts pkt_in_cnts;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
offset = NPS_PKT_IN_INSTR_CTLX(ring);
|
|
|
|
/* disable the ring */
|
|
|
|
pkt_in_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
pkt_in_ctl.s.enb = 0;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_in_ctl.value);
|
|
|
|
usleep_range(100, 150);
|
|
|
|
|
|
|
|
/* wait to clear [ENB] */
|
|
|
|
do {
|
|
|
|
pkt_in_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
} while (pkt_in_ctl.s.enb);
|
|
|
|
|
|
|
|
/* clear off door bell counts */
|
|
|
|
offset = NPS_PKT_IN_INSTR_BAOFF_DBELLX(ring);
|
|
|
|
pkt_in_dbell.value = 0;
|
|
|
|
pkt_in_dbell.s.dbell = 0xffffffff;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_in_dbell.value);
|
|
|
|
|
|
|
|
/* clear done counts */
|
|
|
|
offset = NPS_PKT_IN_DONE_CNTSX(ring);
|
|
|
|
pkt_in_cnts.value = nitrox_read_csr(ndev, offset);
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_in_cnts.value);
|
|
|
|
usleep_range(50, 100);
|
|
|
|
}
|
|
|
|
|
|
|
|
void enable_pkt_input_ring(struct nitrox_device *ndev, int ring)
|
|
|
|
{
|
|
|
|
union nps_pkt_in_instr_ctl pkt_in_ctl;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* 64-byte instruction size */
|
|
|
|
offset = NPS_PKT_IN_INSTR_CTLX(ring);
|
|
|
|
pkt_in_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
pkt_in_ctl.s.is64b = 1;
|
|
|
|
pkt_in_ctl.s.enb = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_in_ctl.value);
|
|
|
|
|
|
|
|
/* wait for set [ENB] */
|
|
|
|
do {
|
|
|
|
pkt_in_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
} while (!pkt_in_ctl.s.enb);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* nitrox_config_pkt_input_rings - configure Packet Input Rings
|
|
|
|
* @ndev: N5 device
|
|
|
|
*/
|
|
|
|
void nitrox_config_pkt_input_rings(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ndev->nr_queues; i++) {
|
|
|
|
struct nitrox_cmdq *cmdq = &ndev->pkt_cmdqs[i];
|
|
|
|
union nps_pkt_in_instr_rsize pkt_in_rsize;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
reset_pkt_input_ring(ndev, i);
|
|
|
|
|
|
|
|
/* configure ring base address 16-byte aligned,
|
|
|
|
* size and interrupt threshold.
|
|
|
|
*/
|
|
|
|
offset = NPS_PKT_IN_INSTR_BADDRX(i);
|
2017-10-13 00:44:06 +08:00
|
|
|
nitrox_write_csr(ndev, offset, cmdq->dma);
|
2017-05-30 19:58:01 +08:00
|
|
|
|
|
|
|
/* configure ring size */
|
|
|
|
offset = NPS_PKT_IN_INSTR_RSIZEX(i);
|
|
|
|
pkt_in_rsize.value = 0;
|
|
|
|
pkt_in_rsize.s.rsize = ndev->qlen;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_in_rsize.value);
|
|
|
|
|
|
|
|
/* set high threshold for pkt input ring interrupts */
|
|
|
|
offset = NPS_PKT_IN_INT_LEVELSX(i);
|
|
|
|
nitrox_write_csr(ndev, offset, 0xffffffff);
|
|
|
|
|
|
|
|
enable_pkt_input_ring(ndev, i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void reset_pkt_solicit_port(struct nitrox_device *ndev, int port)
|
|
|
|
{
|
|
|
|
union nps_pkt_slc_ctl pkt_slc_ctl;
|
|
|
|
union nps_pkt_slc_cnts pkt_slc_cnts;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* disable slc port */
|
|
|
|
offset = NPS_PKT_SLC_CTLX(port);
|
|
|
|
pkt_slc_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
pkt_slc_ctl.s.enb = 0;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_slc_ctl.value);
|
|
|
|
usleep_range(100, 150);
|
|
|
|
|
|
|
|
/* wait to clear [ENB] */
|
|
|
|
do {
|
|
|
|
pkt_slc_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
} while (pkt_slc_ctl.s.enb);
|
|
|
|
|
|
|
|
/* clear slc counters */
|
|
|
|
offset = NPS_PKT_SLC_CNTSX(port);
|
|
|
|
pkt_slc_cnts.value = nitrox_read_csr(ndev, offset);
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_slc_cnts.value);
|
|
|
|
usleep_range(50, 100);
|
|
|
|
}
|
|
|
|
|
|
|
|
void enable_pkt_solicit_port(struct nitrox_device *ndev, int port)
|
|
|
|
{
|
|
|
|
union nps_pkt_slc_ctl pkt_slc_ctl;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
offset = NPS_PKT_SLC_CTLX(port);
|
|
|
|
pkt_slc_ctl.value = 0;
|
|
|
|
pkt_slc_ctl.s.enb = 1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 8 trailing 0x00 bytes will be added
|
|
|
|
* to the end of the outgoing packet.
|
|
|
|
*/
|
|
|
|
pkt_slc_ctl.s.z = 1;
|
|
|
|
/* enable response header */
|
|
|
|
pkt_slc_ctl.s.rh = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_slc_ctl.value);
|
|
|
|
|
|
|
|
/* wait to set [ENB] */
|
|
|
|
do {
|
|
|
|
pkt_slc_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
} while (!pkt_slc_ctl.s.enb);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void config_single_pkt_solicit_port(struct nitrox_device *ndev,
|
|
|
|
int port)
|
|
|
|
{
|
|
|
|
union nps_pkt_slc_int_levels pkt_slc_int;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
reset_pkt_solicit_port(ndev, port);
|
|
|
|
|
|
|
|
offset = NPS_PKT_SLC_INT_LEVELSX(port);
|
|
|
|
pkt_slc_int.value = 0;
|
|
|
|
/* time interrupt threshold */
|
|
|
|
pkt_slc_int.s.timet = 0x3fffff;
|
|
|
|
nitrox_write_csr(ndev, offset, pkt_slc_int.value);
|
|
|
|
|
|
|
|
enable_pkt_solicit_port(ndev, port);
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_pkt_solicit_ports(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ndev->nr_queues; i++)
|
|
|
|
config_single_pkt_solicit_port(ndev, i);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* enable_nps_interrupts - enable NPS interrutps
|
|
|
|
* @ndev: N5 device.
|
|
|
|
*
|
|
|
|
* This includes NPS core, packet in and slc interrupts.
|
|
|
|
*/
|
|
|
|
static void enable_nps_interrupts(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union nps_core_int_ena_w1s core_int;
|
|
|
|
|
|
|
|
/* NPS core interrutps */
|
|
|
|
core_int.value = 0;
|
|
|
|
core_int.s.host_wr_err = 1;
|
|
|
|
core_int.s.host_wr_timeout = 1;
|
|
|
|
core_int.s.exec_wr_timeout = 1;
|
|
|
|
core_int.s.npco_dma_malform = 1;
|
|
|
|
core_int.s.host_nps_wr_err = 1;
|
|
|
|
nitrox_write_csr(ndev, NPS_CORE_INT_ENA_W1S, core_int.value);
|
|
|
|
|
|
|
|
/* NPS packet in ring interrupts */
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_IN_RERR_LO_ENA_W1S, (~0ULL));
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_IN_RERR_HI_ENA_W1S, (~0ULL));
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_IN_ERR_TYPE_ENA_W1S, (~0ULL));
|
|
|
|
/* NPS packet slc port interrupts */
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_SLC_RERR_HI_ENA_W1S, (~0ULL));
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_SLC_RERR_LO_ENA_W1S, (~0ULL));
|
|
|
|
nitrox_write_csr(ndev, NPS_PKT_SLC_ERR_TYPE_ENA_W1S, (~0uLL));
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_nps_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union nps_core_gbl_vfcfg core_gbl_vfcfg;
|
|
|
|
|
|
|
|
/* endian control information */
|
|
|
|
nitrox_write_csr(ndev, NPS_CORE_CONTROL, 1ULL);
|
|
|
|
|
|
|
|
/* disable ILK interface */
|
|
|
|
core_gbl_vfcfg.value = 0;
|
|
|
|
core_gbl_vfcfg.s.ilk_disable = 1;
|
|
|
|
core_gbl_vfcfg.s.cfg = PF_MODE;
|
|
|
|
nitrox_write_csr(ndev, NPS_CORE_GBL_VFCFG, core_gbl_vfcfg.value);
|
|
|
|
/* config input and solicit ports */
|
|
|
|
nitrox_config_pkt_input_rings(ndev);
|
|
|
|
nitrox_config_pkt_solicit_ports(ndev);
|
|
|
|
|
|
|
|
/* enable interrupts */
|
|
|
|
enable_nps_interrupts(ndev);
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_pom_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union pom_int_ena_w1s pom_int;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* enable pom interrupts */
|
|
|
|
pom_int.value = 0;
|
|
|
|
pom_int.s.illegal_dport = 1;
|
|
|
|
nitrox_write_csr(ndev, POM_INT_ENA_W1S, pom_int.value);
|
|
|
|
|
|
|
|
/* enable perf counters */
|
|
|
|
for (i = 0; i < ndev->hw.se_cores; i++)
|
|
|
|
nitrox_write_csr(ndev, POM_PERF_CTL, BIT_ULL(i));
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* nitrox_config_rand_unit - enable N5 random number unit
|
|
|
|
* @ndev: N5 device
|
|
|
|
*/
|
|
|
|
void nitrox_config_rand_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union efl_rnm_ctl_status efl_rnm_ctl;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
offset = EFL_RNM_CTL_STATUS;
|
|
|
|
efl_rnm_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
efl_rnm_ctl.s.ent_en = 1;
|
|
|
|
efl_rnm_ctl.s.rng_en = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, efl_rnm_ctl.value);
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_efl_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < NR_CLUSTERS; i++) {
|
|
|
|
union efl_core_int_ena_w1s efl_core_int;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* EFL core interrupts */
|
|
|
|
offset = EFL_CORE_INT_ENA_W1SX(i);
|
|
|
|
efl_core_int.value = 0;
|
|
|
|
efl_core_int.s.len_ovr = 1;
|
|
|
|
efl_core_int.s.d_left = 1;
|
|
|
|
efl_core_int.s.epci_decode_err = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, efl_core_int.value);
|
|
|
|
|
|
|
|
offset = EFL_CORE_VF_ERR_INT0_ENA_W1SX(i);
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
offset = EFL_CORE_VF_ERR_INT1_ENA_W1SX(i);
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_bmi_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union bmi_ctl bmi_ctl;
|
|
|
|
union bmi_int_ena_w1s bmi_int_ena;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* no threshold limits for PCIe */
|
|
|
|
offset = BMI_CTL;
|
|
|
|
bmi_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
bmi_ctl.s.max_pkt_len = 0xff;
|
|
|
|
bmi_ctl.s.nps_free_thrsh = 0xff;
|
|
|
|
bmi_ctl.s.nps_hdrq_thrsh = 0x7a;
|
|
|
|
nitrox_write_csr(ndev, offset, bmi_ctl.value);
|
|
|
|
|
|
|
|
/* enable interrupts */
|
|
|
|
offset = BMI_INT_ENA_W1S;
|
|
|
|
bmi_int_ena.value = 0;
|
|
|
|
bmi_int_ena.s.max_len_err_nps = 1;
|
|
|
|
bmi_int_ena.s.pkt_rcv_err_nps = 1;
|
|
|
|
bmi_int_ena.s.fpf_undrrn = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, bmi_int_ena.value);
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_bmo_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union bmo_ctl2 bmo_ctl2;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* no threshold limits for PCIe */
|
|
|
|
offset = BMO_CTL2;
|
|
|
|
bmo_ctl2.value = nitrox_read_csr(ndev, offset);
|
|
|
|
bmo_ctl2.s.nps_slc_buf_thrsh = 0xff;
|
|
|
|
nitrox_write_csr(ndev, offset, bmo_ctl2.value);
|
|
|
|
}
|
|
|
|
|
|
|
|
void invalidate_lbc(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union lbc_inval_ctl lbc_ctl;
|
|
|
|
union lbc_inval_status lbc_stat;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
/* invalidate LBC */
|
|
|
|
offset = LBC_INVAL_CTL;
|
|
|
|
lbc_ctl.value = nitrox_read_csr(ndev, offset);
|
|
|
|
lbc_ctl.s.cam_inval_start = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, lbc_ctl.value);
|
|
|
|
|
|
|
|
offset = LBC_INVAL_STATUS;
|
|
|
|
|
|
|
|
do {
|
|
|
|
lbc_stat.value = nitrox_read_csr(ndev, offset);
|
|
|
|
} while (!lbc_stat.s.done);
|
|
|
|
}
|
|
|
|
|
|
|
|
void nitrox_config_lbc_unit(struct nitrox_device *ndev)
|
|
|
|
{
|
|
|
|
union lbc_int_ena_w1s lbc_int_ena;
|
|
|
|
u64 offset;
|
|
|
|
|
|
|
|
invalidate_lbc(ndev);
|
|
|
|
|
|
|
|
/* enable interrupts */
|
|
|
|
offset = LBC_INT_ENA_W1S;
|
|
|
|
lbc_int_ena.value = 0;
|
|
|
|
lbc_int_ena.s.dma_rd_err = 1;
|
|
|
|
lbc_int_ena.s.over_fetch_err = 1;
|
|
|
|
lbc_int_ena.s.cam_inval_abort = 1;
|
|
|
|
lbc_int_ena.s.cam_hard_err = 1;
|
|
|
|
nitrox_write_csr(ndev, offset, lbc_int_ena.value);
|
|
|
|
|
|
|
|
offset = LBC_PLM_VF1_64_INT_ENA_W1S;
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
offset = LBC_PLM_VF65_128_INT_ENA_W1S;
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
|
|
|
|
offset = LBC_ELM_VF1_64_INT_ENA_W1S;
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
offset = LBC_ELM_VF65_128_INT_ENA_W1S;
|
|
|
|
nitrox_write_csr(ndev, offset, (~0ULL));
|
|
|
|
}
|