2008-01-23 11:50:51 +08:00
|
|
|
/*
|
|
|
|
* arch/sh/drivers/pci/fixups-sdk7780.c
|
|
|
|
*
|
|
|
|
* PCI fixups for the SDK7780SE03
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Lineo uSolutions, Inc.
|
|
|
|
* Copyright (C) 2004 - 2006 Paul Mundt
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*/
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include "pci-sh4.h"
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
2009-03-11 14:41:51 +08:00
|
|
|
int pci_fixup_pcic(struct pci_channel *chan)
|
2008-01-23 11:50:51 +08:00
|
|
|
{
|
|
|
|
/* Enable all interrupts, so we know what to fix */
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0x0000C3FF, SH7780_PCIIMR);
|
|
|
|
pci_write_reg(chan, 0x0000380F, SH7780_PCIAINTM);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
|
|
|
/* Set up standard PCI config registers */
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0xFB00, SH7780_PCISTATUS);
|
|
|
|
pci_write_reg(chan, 0x0047, SH7780_PCICMD);
|
|
|
|
pci_write_reg(chan, 0x00, SH7780_PCIPIF);
|
|
|
|
pci_write_reg(chan, 0x1912, SH7780_PCISVID);
|
|
|
|
pci_write_reg(chan, 0x0001, SH7780_PCISID);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0x08000000, SH7780_PCIMBAR0); /* PCI */
|
|
|
|
pci_write_reg(chan, 0x08000000, SH7780_PCILAR0); /* SHwy */
|
|
|
|
pci_write_reg(chan, 0x07F00001, SH7780_PCILSR); /* size 128M w/ MBAR */
|
2008-01-23 11:50:51 +08:00
|
|
|
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0x00000000, SH7780_PCIMBAR1);
|
|
|
|
pci_write_reg(chan, 0x00000000, SH7780_PCILAR1);
|
|
|
|
pci_write_reg(chan, 0x00000000, SH7780_PCILSR1);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0xAB000801, SH7780_PCIIBAR);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Set the MBR so PCI address is one-to-one with window,
|
|
|
|
* meaning all calls go straight through... use ifdef to
|
|
|
|
* catch erroneous assumption.
|
|
|
|
*/
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0xFD000000 , SH7780_PCIMBR0);
|
|
|
|
pci_write_reg(chan, 0x00FC0000 , SH7780_PCIMBMR0); /* 16M */
|
2008-01-23 11:50:51 +08:00
|
|
|
|
|
|
|
/* Set IOBR for window containing area specified in pci.h */
|
2009-03-11 14:47:23 +08:00
|
|
|
pci_write_reg(chan, chan->io_resource->start & ~(SH7780_PCI_IO_SIZE-1),
|
2009-03-11 14:41:51 +08:00
|
|
|
SH7780_PCIIOBR);
|
|
|
|
pci_write_reg(chan, (SH7780_PCI_IO_SIZE-1) & (7 << 18),
|
|
|
|
SH7780_PCIIOBMR);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
2009-03-11 14:41:51 +08:00
|
|
|
pci_write_reg(chan, 0xA5000C01, SH7780_PCICR);
|
2008-01-23 11:50:51 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|