2016-12-22 02:21:52 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __AMDGPU_VCN_H__
|
|
|
|
#define __AMDGPU_VCN_H__
|
|
|
|
|
2018-10-03 01:31:31 +08:00
|
|
|
#define AMDGPU_VCN_STACK_SIZE (128*1024)
|
2018-10-16 03:41:36 +08:00
|
|
|
#define AMDGPU_VCN_CONTEXT_SIZE (512*1024)
|
2018-10-03 01:31:31 +08:00
|
|
|
|
2017-05-12 04:27:33 +08:00
|
|
|
#define AMDGPU_VCN_FIRMWARE_OFFSET 256
|
|
|
|
#define AMDGPU_VCN_MAX_ENC_RINGS 3
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
#define AMDGPU_MAX_VCN_INSTANCES 2
|
|
|
|
|
2019-07-11 01:07:29 +08:00
|
|
|
#define AMDGPU_VCN_HARVEST_VCN0 (1 << 0)
|
|
|
|
#define AMDGPU_VCN_HARVEST_VCN1 (1 << 1)
|
|
|
|
|
2019-07-25 23:21:58 +08:00
|
|
|
#define VCN_DEC_KMD_CMD 0x80000000
|
2017-02-15 23:16:25 +08:00
|
|
|
#define VCN_DEC_CMD_FENCE 0x00000000
|
|
|
|
#define VCN_DEC_CMD_TRAP 0x00000001
|
|
|
|
#define VCN_DEC_CMD_WRITE_REG 0x00000004
|
|
|
|
#define VCN_DEC_CMD_REG_READ_COND_WAIT 0x00000006
|
|
|
|
#define VCN_DEC_CMD_PACKET_START 0x0000000a
|
|
|
|
#define VCN_DEC_CMD_PACKET_END 0x0000000b
|
2017-02-08 00:47:12 +08:00
|
|
|
|
2017-02-21 23:36:15 +08:00
|
|
|
#define VCN_ENC_CMD_NO_OP 0x00000000
|
|
|
|
#define VCN_ENC_CMD_END 0x00000001
|
|
|
|
#define VCN_ENC_CMD_IB 0x00000002
|
|
|
|
#define VCN_ENC_CMD_FENCE 0x00000003
|
|
|
|
#define VCN_ENC_CMD_TRAP 0x00000004
|
|
|
|
#define VCN_ENC_CMD_REG_WRITE 0x0000000b
|
|
|
|
#define VCN_ENC_CMD_REG_WAIT 0x0000000c
|
|
|
|
|
2019-05-25 00:19:00 +08:00
|
|
|
#define VCN_VID_SOC_ADDRESS_2_0 0x1fa00
|
|
|
|
#define VCN_AON_SOC_ADDRESS_2_0 0x1f800
|
|
|
|
#define VCN_VID_IP_ADDRESS_2_0 0x0
|
|
|
|
#define VCN_AON_IP_ADDRESS_2_0 0x30000
|
|
|
|
|
2019-05-14 00:15:45 +08:00
|
|
|
#define RREG32_SOC15_DPG_MODE(ip, inst, reg, mask, sram_sel) \
|
|
|
|
({ WREG32_SOC15(ip, inst, mmUVD_DPG_LMA_MASK, mask); \
|
|
|
|
WREG32_SOC15(ip, inst, mmUVD_DPG_LMA_CTL, \
|
|
|
|
UVD_DPG_LMA_CTL__MASK_EN_MASK | \
|
|
|
|
((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) \
|
|
|
|
<< UVD_DPG_LMA_CTL__READ_WRITE_ADDR__SHIFT) | \
|
|
|
|
(sram_sel << UVD_DPG_LMA_CTL__SRAM_SEL__SHIFT)); \
|
|
|
|
RREG32_SOC15(ip, inst, mmUVD_DPG_LMA_DATA); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define WREG32_SOC15_DPG_MODE(ip, inst, reg, value, mask, sram_sel) \
|
|
|
|
do { \
|
|
|
|
WREG32_SOC15(ip, inst, mmUVD_DPG_LMA_DATA, value); \
|
|
|
|
WREG32_SOC15(ip, inst, mmUVD_DPG_LMA_MASK, mask); \
|
|
|
|
WREG32_SOC15(ip, inst, mmUVD_DPG_LMA_CTL, \
|
|
|
|
UVD_DPG_LMA_CTL__READ_WRITE_MASK | \
|
|
|
|
((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) \
|
|
|
|
<< UVD_DPG_LMA_CTL__READ_WRITE_ADDR__SHIFT) | \
|
|
|
|
(sram_sel << UVD_DPG_LMA_CTL__SRAM_SEL__SHIFT)); \
|
|
|
|
} while (0)
|
|
|
|
|
2019-05-25 00:19:00 +08:00
|
|
|
#define SOC15_DPG_MODE_OFFSET_2_0(ip, inst, reg) \
|
|
|
|
({ \
|
|
|
|
uint32_t internal_reg_offset, addr; \
|
|
|
|
bool video_range, aon_range; \
|
|
|
|
\
|
|
|
|
addr = (adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg); \
|
|
|
|
addr <<= 2; \
|
|
|
|
video_range = ((((0xFFFFF & addr) >= (VCN_VID_SOC_ADDRESS_2_0)) && \
|
|
|
|
((0xFFFFF & addr) < ((VCN_VID_SOC_ADDRESS_2_0 + 0x2600))))); \
|
|
|
|
aon_range = ((((0xFFFFF & addr) >= (VCN_AON_SOC_ADDRESS_2_0)) && \
|
|
|
|
((0xFFFFF & addr) < ((VCN_AON_SOC_ADDRESS_2_0 + 0x600))))); \
|
|
|
|
if (video_range) \
|
|
|
|
internal_reg_offset = ((0xFFFFF & addr) - (VCN_VID_SOC_ADDRESS_2_0) + \
|
|
|
|
(VCN_VID_IP_ADDRESS_2_0)); \
|
|
|
|
else if (aon_range) \
|
|
|
|
internal_reg_offset = ((0xFFFFF & addr) - (VCN_AON_SOC_ADDRESS_2_0) + \
|
|
|
|
(VCN_AON_IP_ADDRESS_2_0)); \
|
|
|
|
else \
|
|
|
|
internal_reg_offset = (0xFFFFF & addr); \
|
|
|
|
\
|
|
|
|
internal_reg_offset >>= 2; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define RREG32_SOC15_DPG_MODE_2_0(offset, mask_en) \
|
|
|
|
({ \
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_DPG_LMA_CTL, \
|
|
|
|
(0x0 << UVD_DPG_LMA_CTL__READ_WRITE__SHIFT | \
|
|
|
|
mask_en << UVD_DPG_LMA_CTL__MASK_EN__SHIFT | \
|
|
|
|
offset << UVD_DPG_LMA_CTL__READ_WRITE_ADDR__SHIFT)); \
|
|
|
|
RREG32_SOC15(VCN, 0, mmUVD_DPG_LMA_DATA); \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define WREG32_SOC15_DPG_MODE_2_0(offset, value, mask_en, indirect) \
|
|
|
|
do { \
|
|
|
|
if (!indirect) { \
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_DPG_LMA_DATA, value); \
|
|
|
|
WREG32_SOC15(VCN, 0, mmUVD_DPG_LMA_CTL, \
|
|
|
|
(0x1 << UVD_DPG_LMA_CTL__READ_WRITE__SHIFT | \
|
|
|
|
mask_en << UVD_DPG_LMA_CTL__MASK_EN__SHIFT | \
|
|
|
|
offset << UVD_DPG_LMA_CTL__READ_WRITE_ADDR__SHIFT)); \
|
2019-05-27 22:46:25 +08:00
|
|
|
} else { \
|
|
|
|
*adev->vcn.dpg_sram_curr_addr++ = offset; \
|
|
|
|
*adev->vcn.dpg_sram_curr_addr++ = value; \
|
2019-05-25 00:19:00 +08:00
|
|
|
} \
|
|
|
|
} while (0)
|
|
|
|
|
2018-05-17 16:07:02 +08:00
|
|
|
enum engine_status_constants {
|
|
|
|
UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON = 0x2AAAA0,
|
2019-04-30 22:15:38 +08:00
|
|
|
UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON_2_0 = 0xAAAA0,
|
2018-05-17 16:07:02 +08:00
|
|
|
UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON = 0x00000002,
|
|
|
|
UVD_STATUS__UVD_BUSY = 0x00000004,
|
|
|
|
GB_ADDR_CONFIG_DEFAULT = 0x26010011,
|
|
|
|
UVD_STATUS__IDLE = 0x2,
|
|
|
|
UVD_STATUS__BUSY = 0x5,
|
|
|
|
UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF = 0x1,
|
|
|
|
UVD_STATUS__RBC_BUSY = 0x1,
|
2018-10-15 23:38:59 +08:00
|
|
|
UVD_PGFSM_STATUS_UVDJ_PWR_ON = 0,
|
2018-05-17 16:07:02 +08:00
|
|
|
};
|
|
|
|
|
2018-09-11 06:15:11 +08:00
|
|
|
enum internal_dpg_state {
|
|
|
|
VCN_DPG_STATE__UNPAUSE = 0,
|
|
|
|
VCN_DPG_STATE__PAUSE,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dpg_pause_state {
|
|
|
|
enum internal_dpg_state fw_based;
|
|
|
|
enum internal_dpg_state jpeg;
|
|
|
|
};
|
|
|
|
|
2018-10-18 02:33:48 +08:00
|
|
|
struct amdgpu_vcn_reg{
|
2018-10-16 03:41:36 +08:00
|
|
|
unsigned data0;
|
|
|
|
unsigned data1;
|
|
|
|
unsigned cmd;
|
|
|
|
unsigned nop;
|
2019-04-15 21:39:06 +08:00
|
|
|
unsigned context_id;
|
|
|
|
unsigned ib_vmid;
|
|
|
|
unsigned ib_bar_low;
|
|
|
|
unsigned ib_bar_high;
|
|
|
|
unsigned ib_size;
|
|
|
|
unsigned gp_scratch8;
|
2018-10-18 02:33:48 +08:00
|
|
|
unsigned scratch9;
|
2018-12-04 00:42:28 +08:00
|
|
|
unsigned jpeg_pitch;
|
2018-10-18 02:33:48 +08:00
|
|
|
};
|
|
|
|
|
2019-07-10 23:53:34 +08:00
|
|
|
struct amdgpu_vcn_inst {
|
2017-05-12 04:27:33 +08:00
|
|
|
struct amdgpu_bo *vcpu_bo;
|
|
|
|
void *cpu_addr;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
void *saved_bo;
|
|
|
|
struct amdgpu_ring ring_dec;
|
|
|
|
struct amdgpu_ring ring_enc[AMDGPU_VCN_MAX_ENC_RINGS];
|
2018-05-31 02:13:33 +08:00
|
|
|
struct amdgpu_ring ring_jpeg;
|
2017-05-12 04:27:33 +08:00
|
|
|
struct amdgpu_irq_src irq;
|
2019-07-10 23:53:34 +08:00
|
|
|
struct amdgpu_vcn_reg external;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct amdgpu_vcn {
|
|
|
|
unsigned fw_version;
|
|
|
|
struct delayed_work idle_work;
|
|
|
|
const struct firmware *fw; /* VCN firmware */
|
2017-02-22 04:21:18 +08:00
|
|
|
unsigned num_enc_rings;
|
2018-09-14 04:55:44 +08:00
|
|
|
enum amd_powergating_state cur_state;
|
2018-09-11 06:15:11 +08:00
|
|
|
struct dpg_pause_state pause_state;
|
2019-05-25 02:07:41 +08:00
|
|
|
|
|
|
|
bool indirect_sram;
|
|
|
|
struct amdgpu_bo *dpg_sram_bo;
|
|
|
|
void *dpg_sram_cpu_addr;
|
|
|
|
uint64_t dpg_sram_gpu_addr;
|
|
|
|
uint32_t *dpg_sram_curr_addr;
|
2019-07-10 23:53:34 +08:00
|
|
|
|
|
|
|
uint8_t num_vcn_inst;
|
|
|
|
struct amdgpu_vcn_inst inst[AMDGPU_MAX_VCN_INSTANCES];
|
|
|
|
struct amdgpu_vcn_reg internal;
|
|
|
|
|
2019-07-11 01:07:29 +08:00
|
|
|
unsigned harvest_config;
|
2019-07-10 23:53:34 +08:00
|
|
|
int (*pause_dpg_mode)(struct amdgpu_device *adev,
|
|
|
|
struct dpg_pause_state *new_state);
|
2017-05-12 04:27:33 +08:00
|
|
|
};
|
|
|
|
|
2016-12-22 02:21:52 +08:00
|
|
|
int amdgpu_vcn_sw_init(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_vcn_sw_fini(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_vcn_suspend(struct amdgpu_device *adev);
|
|
|
|
int amdgpu_vcn_resume(struct amdgpu_device *adev);
|
|
|
|
void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring);
|
|
|
|
void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring);
|
2017-02-07 00:52:46 +08:00
|
|
|
|
|
|
|
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring);
|
2016-12-22 02:21:52 +08:00
|
|
|
int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout);
|
|
|
|
|
2016-12-22 02:56:44 +08:00
|
|
|
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring);
|
|
|
|
int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout);
|
|
|
|
|
2018-05-31 03:49:51 +08:00
|
|
|
int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring);
|
2018-05-31 03:56:43 +08:00
|
|
|
int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout);
|
2018-05-31 03:49:51 +08:00
|
|
|
|
2016-12-22 02:21:52 +08:00
|
|
|
#endif
|