2016-01-06 00:24:27 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 MediaTek Inc.
|
2016-12-21 03:04:34 +08:00
|
|
|
* Author: John Crispin <john@phrozen.org>
|
2016-01-06 00:24:27 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2017-04-26 17:25:47 +08:00
|
|
|
#include <dt-bindings/clock/mt2701-clk.h>
|
2017-04-26 17:25:49 +08:00
|
|
|
#include <dt-bindings/power/mt2701-power.h>
|
2017-04-26 17:25:47 +08:00
|
|
|
#include <dt-bindings/reset/mt2701-resets.h>
|
2016-01-06 00:24:27 +08:00
|
|
|
#include "skeleton64.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "mediatek,mt7623";
|
|
|
|
interrupt-parent = <&sysirq>;
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-01-06 00:24:28 +08:00
|
|
|
enable-method = "mediatek,mt6589-smp";
|
2016-01-06 00:24:27 +08:00
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x0>;
|
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x1>;
|
|
|
|
};
|
|
|
|
cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x2>;
|
|
|
|
};
|
|
|
|
cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
system_clk: dummy13m {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <13000000>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2017-04-26 17:25:47 +08:00
|
|
|
rtc32k: oscillator@1 {
|
2016-01-06 00:24:27 +08:00
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clock-frequency = <32000>;
|
|
|
|
clock-output-names = "rtc32k";
|
2016-01-06 00:24:27 +08:00
|
|
|
};
|
|
|
|
|
2017-04-26 17:25:47 +08:00
|
|
|
clk26m: oscillator@0 {
|
2016-01-06 00:24:27 +08:00
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clock-frequency = <26000000>;
|
|
|
|
clock-output-names = "clk26m";
|
2016-01-06 00:24:27 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
};
|
|
|
|
|
2017-04-26 17:25:47 +08:00
|
|
|
topckgen: syscon@10000000 {
|
|
|
|
compatible = "mediatek,mt7623-topckgen",
|
|
|
|
"mediatek,mt2701-topckgen",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x10000000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
infracfg: syscon@10001000 {
|
|
|
|
compatible = "mediatek,mt7623-infracfg",
|
|
|
|
"mediatek,mt2701-infracfg",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x10001000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pericfg: syscon@10003000 {
|
|
|
|
compatible = "mediatek,mt7623-pericfg",
|
|
|
|
"mediatek,mt2701-pericfg",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x10003000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2017-04-26 17:25:49 +08:00
|
|
|
scpsys: scpsys@10006000 {
|
|
|
|
compatible = "mediatek,mt7623-scpsys",
|
|
|
|
"mediatek,mt2701-scpsys",
|
|
|
|
"syscon";
|
|
|
|
#power-domain-cells = <1>;
|
|
|
|
reg = <0 0x10006000 0 0x1000>;
|
|
|
|
infracfg = <&infracfg>;
|
|
|
|
clocks = <&topckgen CLK_TOP_MM_SEL>,
|
|
|
|
<&topckgen CLK_TOP_MFG_SEL>,
|
|
|
|
<&topckgen CLK_TOP_ETHIF_SEL>;
|
|
|
|
clock-names = "mm", "mfg", "ethif";
|
|
|
|
};
|
|
|
|
|
2016-01-06 00:24:27 +08:00
|
|
|
watchdog: watchdog@10007000 {
|
|
|
|
compatible = "mediatek,mt7623-wdt",
|
|
|
|
"mediatek,mt6589-wdt";
|
|
|
|
reg = <0 0x10007000 0 0x100>;
|
|
|
|
};
|
|
|
|
|
|
|
|
timer: timer@10008000 {
|
|
|
|
compatible = "mediatek,mt7623-timer",
|
|
|
|
"mediatek,mt6577-timer";
|
|
|
|
reg = <0 0x10008000 0 0x80>;
|
|
|
|
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clocks = <&system_clk>, <&rtc32k>;
|
2016-01-06 00:24:27 +08:00
|
|
|
clock-names = "system-clk", "rtc-clk";
|
|
|
|
};
|
|
|
|
|
|
|
|
sysirq: interrupt-controller@10200100 {
|
|
|
|
compatible = "mediatek,mt7623-sysirq",
|
|
|
|
"mediatek,mt6577-sysirq";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
reg = <0 0x10200100 0 0x1c>;
|
|
|
|
};
|
|
|
|
|
2017-04-26 17:25:47 +08:00
|
|
|
apmixedsys: syscon@10209000 {
|
|
|
|
compatible = "mediatek,mt7623-apmixedsys",
|
|
|
|
"mediatek,mt2701-apmixedsys",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x10209000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2016-01-06 00:24:27 +08:00
|
|
|
gic: interrupt-controller@10211000 {
|
|
|
|
compatible = "arm,cortex-a7-gic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
reg = <0 0x10211000 0 0x1000>,
|
2017-01-18 17:27:28 +08:00
|
|
|
<0 0x10212000 0 0x2000>,
|
2016-01-06 00:24:27 +08:00
|
|
|
<0 0x10214000 0 0x2000>,
|
|
|
|
<0 0x10216000 0 0x2000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
uart0: serial@11002000 {
|
|
|
|
compatible = "mediatek,mt7623-uart",
|
|
|
|
"mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11002000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clocks = <&pericfg CLK_PERI_UART0_SEL>,
|
|
|
|
<&pericfg CLK_PERI_UART0>;
|
|
|
|
clock-names = "baud", "bus";
|
2016-01-06 00:24:27 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@11003000 {
|
|
|
|
compatible = "mediatek,mt7623-uart",
|
|
|
|
"mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11003000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clocks = <&pericfg CLK_PERI_UART1_SEL>,
|
|
|
|
<&pericfg CLK_PERI_UART1>;
|
|
|
|
clock-names = "baud", "bus";
|
2016-01-06 00:24:27 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@11004000 {
|
|
|
|
compatible = "mediatek,mt7623-uart",
|
|
|
|
"mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11004000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clocks = <&pericfg CLK_PERI_UART2_SEL>,
|
|
|
|
<&pericfg CLK_PERI_UART2>;
|
|
|
|
clock-names = "baud", "bus";
|
2016-01-06 00:24:27 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@11005000 {
|
|
|
|
compatible = "mediatek,mt7623-uart",
|
|
|
|
"mediatek,mt6577-uart";
|
|
|
|
reg = <0 0x11005000 0 0x400>;
|
|
|
|
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
|
2017-04-26 17:25:47 +08:00
|
|
|
clocks = <&pericfg CLK_PERI_UART3_SEL>,
|
|
|
|
<&pericfg CLK_PERI_UART3>;
|
|
|
|
clock-names = "baud", "bus";
|
2016-01-06 00:24:27 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2017-04-26 17:25:48 +08:00
|
|
|
|
|
|
|
hifsys: syscon@1a000000 {
|
|
|
|
compatible = "mediatek,mt7623-hifsys",
|
|
|
|
"mediatek,mt2701-hifsys",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x1a000000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ethsys: syscon@1b000000 {
|
|
|
|
compatible = "mediatek,mt7623-ethsys",
|
|
|
|
"mediatek,mt2701-ethsys",
|
|
|
|
"syscon";
|
|
|
|
reg = <0 0x1b000000 0 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
2016-01-06 00:24:27 +08:00
|
|
|
};
|