2006-08-30 06:12:40 +08:00
|
|
|
/*
|
|
|
|
* pata_sl82c105.c - SL82C105 PATA for new ATA layer
|
|
|
|
* (C) 2005 Red Hat Inc
|
|
|
|
* Alan Cox <alan@redhat.com>
|
|
|
|
*
|
|
|
|
* Based in part on linux/drivers/ide/pci/sl82c105.c
|
|
|
|
* SL82C105/Winbond 553 IDE driver
|
|
|
|
*
|
|
|
|
* and in part on the documentation and errata sheet
|
2007-02-21 01:51:51 +08:00
|
|
|
*
|
|
|
|
*
|
|
|
|
* Note: The controller like many controllers has shared timings for
|
|
|
|
* PIO and DMA. We thus flip to the DMA timings in dma_start and flip back
|
|
|
|
* in the dma_stop function. Thus we actually don't need a set_dmamode
|
|
|
|
* method as the PIO method is always called and will set the right PIO
|
|
|
|
* timing parameters.
|
2006-08-30 06:12:40 +08:00
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "pata_sl82c105"
|
2008-01-29 00:08:23 +08:00
|
|
|
#define DRV_VERSION "0.3.3"
|
2006-08-30 06:12:40 +08:00
|
|
|
|
|
|
|
enum {
|
|
|
|
/*
|
|
|
|
* SL82C105 PCI config register 0x40 bits.
|
|
|
|
*/
|
|
|
|
CTRL_IDE_IRQB = (1 << 30),
|
|
|
|
CTRL_IDE_IRQA = (1 << 28),
|
|
|
|
CTRL_LEGIRQ = (1 << 11),
|
|
|
|
CTRL_P1F16 = (1 << 5),
|
|
|
|
CTRL_P1EN = (1 << 4),
|
|
|
|
CTRL_P0F16 = (1 << 1),
|
|
|
|
CTRL_P0EN = (1 << 0)
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_pre_reset - probe begin
|
2007-08-06 17:36:23 +08:00
|
|
|
* @link: ATA link
|
libata: add deadline support to prereset and reset methods
Add @deadline to prereset and reset methods and make them honor it.
ata_wait_ready() which directly takes @deadline is implemented to be
used as the wait function. This patch is in preparation for EH timing
improvements.
* ata_wait_ready() never does busy sleep. It's only used from EH and
no wait in EH is that urgent. This function also prints 'be
patient' message automatically after 5 secs of waiting if more than
3 secs is remaining till deadline.
* ata_bus_post_reset() now fails with error code if any of its wait
fails. This is important because earlier reset tries will have
shorter timeout than the spec requires. If a device fails to
respond before the short timeout, reset should be retried with
longer timeout rather than silently ignoring the device.
There are three behavior differences.
1. Timeout is applied to both devices at once, not separately. This
is more consistent with what the spec says.
2. When a device passes devchk but fails to become ready before
deadline. Previouly, post_reset would just succeed and let
device classification remove the device. New code fails the
reset thus causing reset retry. After a few times, EH will give
up disabling the port.
3. When slave device passes devchk but fails to become accessible
(TF-wise) after reset. Original code disables dev1 after 30s
timeout and continues as if the device doesn't exist, while the
patched code fails reset. When this happens, new code fails
reset on whole port rather than proceeding with only the primary
device.
If the failing device is suffering transient problems, new code
retries reset which is a better behavior. If the failing device is
actually broken, the net effect is identical to it, but not to the
other device sharing the channel. In the previous code, reset would
have succeeded after 30s thus detecting the working one. In the new
code, reset fails and whole port gets disabled. IMO, it's a
pathological case anyway (broken device sharing bus with working
one) and doesn't really matter.
* ata_bus_softreset() is changed to return error code from
ata_bus_post_reset(). It used to return 0 unconditionally.
* Spin up waiting is to be removed and not converted to honor
deadline.
* To be on the safe side, deadline is set to 40s for the time being.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-02-02 15:50:52 +08:00
|
|
|
* @deadline: deadline jiffies for the operation
|
2006-08-30 06:12:40 +08:00
|
|
|
*
|
|
|
|
* Set up cable type and use generic probe init
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2007-08-06 17:36:23 +08:00
|
|
|
static int sl82c105_pre_reset(struct ata_link *link, unsigned long deadline)
|
2006-08-30 06:12:40 +08:00
|
|
|
{
|
|
|
|
static const struct pci_bits sl82c105_enable_bits[] = {
|
|
|
|
{ 0x40, 1, 0x01, 0x01 },
|
|
|
|
{ 0x40, 1, 0x10, 0x10 }
|
|
|
|
};
|
2007-08-06 17:36:23 +08:00
|
|
|
struct ata_port *ap = link->ap;
|
2006-08-30 06:12:40 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
|
2006-09-27 00:53:38 +08:00
|
|
|
if (ap->port_no && !pci_test_config_bits(pdev, &sl82c105_enable_bits[ap->port_no]))
|
|
|
|
return -ENOENT;
|
2007-08-06 17:36:23 +08:00
|
|
|
return ata_std_prereset(link, deadline);
|
2006-08-30 06:12:40 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void sl82c105_error_handler(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
ata_bmdma_drive_eh(ap, sl82c105_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_configure_piomode - set chip PIO timing
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
* @pio: PIO mode
|
|
|
|
*
|
|
|
|
* Called to do the PIO mode setup. Our timing registers are shared
|
|
|
|
* so a configure_dmamode call will undo any work we do here and vice
|
|
|
|
* versa
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
static u16 pio_timing[5] = {
|
|
|
|
0x50D, 0x407, 0x304, 0x242, 0x240
|
|
|
|
};
|
|
|
|
u16 dummy;
|
|
|
|
int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
pci_write_config_word(pdev, timing, pio_timing[pio]);
|
|
|
|
/* Can we lose this oddity of the old driver */
|
|
|
|
pci_read_config_word(pdev, timing, &dummy);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_set_piomode - set initial PIO mode data
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Called to do the PIO mode setup. Our timing registers are shared
|
|
|
|
* but we want to set the PIO timing by default.
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_set_piomode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
sl82c105_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_configure_dmamode - set DMA mode in chip
|
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Load DMA cycle times into the chip ready for a DMA transfer
|
|
|
|
* to occur.
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_configure_dmamode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
static u16 dma_timing[3] = {
|
|
|
|
0x707, 0x201, 0x200
|
|
|
|
};
|
|
|
|
u16 dummy;
|
|
|
|
int timing = 0x44 + (8 * ap->port_no) + (4 * adev->devno);
|
|
|
|
int dma = adev->dma_mode - XFER_MW_DMA_0;
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
pci_write_config_word(pdev, timing, dma_timing[dma]);
|
|
|
|
/* Can we lose this oddity of the old driver */
|
|
|
|
pci_read_config_word(pdev, timing, &dummy);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_reset_engine - Reset the DMA engine
|
|
|
|
* @ap: ATA interface
|
|
|
|
*
|
|
|
|
* The sl82c105 has some serious problems with the DMA engine
|
2006-08-31 12:03:49 +08:00
|
|
|
* when transfers don't run as expected or ATAPI is used. The
|
2006-08-30 06:12:40 +08:00
|
|
|
* recommended fix is to reset the engine each use using a chip
|
|
|
|
* test register.
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_reset_engine(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
u16 val;
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
pci_read_config_word(pdev, 0x7E, &val);
|
|
|
|
pci_write_config_word(pdev, 0x7E, val | 4);
|
|
|
|
pci_write_config_word(pdev, 0x7E, val & ~4);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bmdma_start - DMA engine begin
|
|
|
|
* @qc: ATA command
|
|
|
|
*
|
|
|
|
* Reset the DMA engine each use as recommended by the errata
|
2006-08-31 12:03:49 +08:00
|
|
|
* document.
|
2006-08-30 06:12:40 +08:00
|
|
|
*
|
|
|
|
* FIXME: if we switch clock at BMDMA start/end we might get better
|
|
|
|
* PIO performance on DMA capable devices.
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_bmdma_start(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
|
2007-02-11 04:36:14 +08:00
|
|
|
udelay(100);
|
2006-08-30 06:12:40 +08:00
|
|
|
sl82c105_reset_engine(ap);
|
2007-02-11 04:36:14 +08:00
|
|
|
udelay(100);
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
/* Set the clocks for DMA */
|
|
|
|
sl82c105_configure_dmamode(ap, qc->dev);
|
2006-08-31 12:03:49 +08:00
|
|
|
/* Activate DMA */
|
2006-08-30 06:12:40 +08:00
|
|
|
ata_bmdma_start(qc);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bmdma_end - DMA engine stop
|
|
|
|
* @qc: ATA command
|
|
|
|
*
|
|
|
|
* Reset the DMA engine each use as recommended by the errata
|
|
|
|
* document.
|
|
|
|
*
|
|
|
|
* This function is also called to turn off DMA when a timeout occurs
|
|
|
|
* during DMA operation. In both cases we need to reset the engine,
|
|
|
|
* so no actual eng_timeout handler is required.
|
|
|
|
*
|
|
|
|
* We assume bmdma_stop is always called if bmdma_start as called. If
|
|
|
|
* not then we may need to wrap qc_issue.
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static void sl82c105_bmdma_stop(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_port *ap = qc->ap;
|
|
|
|
|
|
|
|
ata_bmdma_stop(qc);
|
|
|
|
sl82c105_reset_engine(ap);
|
2007-02-11 04:36:14 +08:00
|
|
|
udelay(100);
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
/* This will redo the initial setup of the DMA device to matching
|
|
|
|
PIO timings */
|
2007-02-21 01:51:51 +08:00
|
|
|
sl82c105_set_piomode(ap, qc->dev);
|
2006-08-30 06:12:40 +08:00
|
|
|
}
|
|
|
|
|
2008-01-29 00:08:23 +08:00
|
|
|
/**
|
|
|
|
* sl82c105_qc_defer - implement serialization
|
|
|
|
* @qc: command
|
|
|
|
*
|
|
|
|
* We must issue one command per host not per channel because
|
|
|
|
* of the reset bug.
|
|
|
|
*
|
|
|
|
* Q: is the scsi host lock sufficient ?
|
|
|
|
*/
|
|
|
|
|
|
|
|
static int sl82c105_qc_defer(struct ata_queued_cmd *qc)
|
|
|
|
{
|
|
|
|
struct ata_host *host = qc->ap->host;
|
|
|
|
struct ata_port *alt = host->ports[1 ^ qc->ap->port_no];
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
/* First apply the usual rules */
|
|
|
|
rc = ata_std_qc_defer(qc);
|
|
|
|
if (rc != 0)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
/* Now apply serialization rules. Only allow a command if the
|
|
|
|
other channel state machine is idle */
|
|
|
|
if (alt && alt->qc_active)
|
|
|
|
return ATA_DEFER_PORT;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static struct scsi_host_template sl82c105_sht = {
|
2008-03-25 11:22:49 +08:00
|
|
|
ATA_BMDMA_SHT(DRV_NAME),
|
2006-08-30 06:12:40 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations sl82c105_port_ops = {
|
|
|
|
.set_piomode = sl82c105_set_piomode,
|
|
|
|
.mode_filter = ata_pci_default_filter,
|
|
|
|
|
|
|
|
.tf_load = ata_tf_load,
|
|
|
|
.tf_read = ata_tf_read,
|
|
|
|
.check_status = ata_check_status,
|
|
|
|
.exec_command = ata_exec_command,
|
|
|
|
.dev_select = ata_std_dev_select,
|
|
|
|
|
2007-03-03 07:09:05 +08:00
|
|
|
.freeze = ata_bmdma_freeze,
|
|
|
|
.thaw = ata_bmdma_thaw,
|
2006-08-30 06:12:40 +08:00
|
|
|
.error_handler = sl82c105_error_handler,
|
2007-03-03 07:09:05 +08:00
|
|
|
.post_internal_cmd = ata_bmdma_post_internal_cmd,
|
2007-03-27 13:43:41 +08:00
|
|
|
.cable_detect = ata_cable_40wire,
|
2006-08-30 06:12:40 +08:00
|
|
|
|
|
|
|
.bmdma_setup = ata_bmdma_setup,
|
|
|
|
.bmdma_start = sl82c105_bmdma_start,
|
|
|
|
.bmdma_stop = sl82c105_bmdma_stop,
|
|
|
|
.bmdma_status = ata_bmdma_status,
|
|
|
|
|
2008-01-29 00:08:23 +08:00
|
|
|
.qc_defer = sl82c105_qc_defer,
|
2006-08-30 06:12:40 +08:00
|
|
|
.qc_prep = ata_qc_prep,
|
|
|
|
.qc_issue = ata_qc_issue_prot,
|
2006-09-27 17:41:13 +08:00
|
|
|
|
2007-02-01 14:06:36 +08:00
|
|
|
.data_xfer = ata_data_xfer,
|
2006-08-30 06:12:40 +08:00
|
|
|
|
|
|
|
.irq_handler = ata_interrupt,
|
|
|
|
.irq_clear = ata_bmdma_irq_clear,
|
2007-01-26 15:27:58 +08:00
|
|
|
.irq_on = ata_irq_on,
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2007-08-23 05:55:41 +08:00
|
|
|
.port_start = ata_sff_port_start,
|
2006-08-31 12:03:49 +08:00
|
|
|
};
|
2006-08-30 06:12:40 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* sl82c105_bridge_revision - find bridge version
|
|
|
|
* @pdev: PCI device for the ATA function
|
|
|
|
*
|
|
|
|
* Locates the PCI bridge associated with the ATA function and
|
|
|
|
* providing it is a Winbond 553 reports the revision. If it cannot
|
|
|
|
* find a revision or the right device it returns -1
|
|
|
|
*/
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static int sl82c105_bridge_revision(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct pci_dev *bridge;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The bridge should be part of the same device, but function 0.
|
|
|
|
*/
|
|
|
|
bridge = pci_get_slot(pdev->bus,
|
|
|
|
PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
|
|
|
|
if (!bridge)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Make sure it is a Winbond 553 and is an ISA bridge.
|
|
|
|
*/
|
|
|
|
if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
|
|
|
|
bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
|
|
|
|
bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
|
|
|
|
pci_dev_put(bridge);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
/*
|
|
|
|
* We need to find function 0's revision, not function 1
|
|
|
|
*/
|
|
|
|
pci_dev_put(bridge);
|
2007-06-09 06:46:36 +08:00
|
|
|
return bridge->revision;
|
2006-08-30 06:12:40 +08:00
|
|
|
}
|
|
|
|
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
static int sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
|
|
|
|
{
|
2007-05-04 18:43:58 +08:00
|
|
|
static const struct ata_port_info info_dma = {
|
2006-08-30 06:12:40 +08:00
|
|
|
.sht = &sl82c105_sht,
|
2007-05-28 18:59:48 +08:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2006-08-30 06:12:40 +08:00
|
|
|
.pio_mask = 0x1f,
|
|
|
|
.mwdma_mask = 0x07,
|
|
|
|
.port_ops = &sl82c105_port_ops
|
|
|
|
};
|
2007-05-04 18:43:58 +08:00
|
|
|
static const struct ata_port_info info_early = {
|
2006-08-30 06:12:40 +08:00
|
|
|
.sht = &sl82c105_sht,
|
2007-05-28 18:59:48 +08:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2006-08-30 06:12:40 +08:00
|
|
|
.pio_mask = 0x1f,
|
|
|
|
.port_ops = &sl82c105_port_ops
|
|
|
|
};
|
2007-05-04 18:43:58 +08:00
|
|
|
/* for now use only the first port */
|
|
|
|
const struct ata_port_info *ppi[] = { &info_early,
|
2008-01-29 00:08:23 +08:00
|
|
|
NULL };
|
2006-08-30 06:12:40 +08:00
|
|
|
u32 val;
|
|
|
|
int rev;
|
2008-03-25 11:22:47 +08:00
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = pcim_enable_device(dev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
2006-08-30 06:12:40 +08:00
|
|
|
|
|
|
|
rev = sl82c105_bridge_revision(dev);
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
if (rev == -1)
|
|
|
|
dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Unable to find bridge, disabling DMA.\n");
|
|
|
|
else if (rev <= 5)
|
|
|
|
dev_printk(KERN_WARNING, &dev->dev, "pata_sl82c105: Early bridge revision, no DMA available.\n");
|
2007-05-04 18:43:58 +08:00
|
|
|
else
|
|
|
|
ppi[0] = &info_dma;
|
2006-08-31 12:03:49 +08:00
|
|
|
|
2006-08-30 06:12:40 +08:00
|
|
|
pci_read_config_dword(dev, 0x40, &val);
|
|
|
|
val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
|
|
|
|
pci_write_config_dword(dev, 0x40, val);
|
|
|
|
|
2007-05-04 18:43:58 +08:00
|
|
|
return ata_pci_init_one(dev, ppi);
|
2006-08-30 06:12:40 +08:00
|
|
|
}
|
|
|
|
|
2006-09-29 08:21:59 +08:00
|
|
|
static const struct pci_device_id sl82c105[] = {
|
|
|
|
{ PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), },
|
|
|
|
|
|
|
|
{ },
|
2006-08-30 06:12:40 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver sl82c105_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = sl82c105,
|
|
|
|
.probe = sl82c105_init_one,
|
|
|
|
.remove = ata_pci_remove_one
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init sl82c105_init(void)
|
|
|
|
{
|
|
|
|
return pci_register_driver(&sl82c105_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit sl82c105_exit(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&sl82c105_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Alan Cox");
|
|
|
|
MODULE_DESCRIPTION("low-level driver for Sl82c105");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, sl82c105);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|
|
|
|
module_init(sl82c105_init);
|
|
|
|
module_exit(sl82c105_exit);
|