2007-10-04 04:09:15 +08:00
|
|
|
/*
|
|
|
|
* MPC8610 HPCD Device Tree Source
|
|
|
|
*
|
2008-01-18 23:24:53 +08:00
|
|
|
* Copyright 2007-2008 Freescale Semiconductor Inc.
|
2007-10-04 04:09:15 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License Version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
/dts-v1/;
|
2007-10-04 04:09:15 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "MPC8610HPCD";
|
|
|
|
compatible = "fsl,MPC8610HPCD";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
aliases {
|
|
|
|
serial0 = &serial0;
|
|
|
|
serial1 = &serial1;
|
|
|
|
pci0 = &pci0;
|
|
|
|
pci1 = &pci1;
|
|
|
|
};
|
|
|
|
|
2007-10-04 04:09:15 +08:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
PowerPC,8610@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
d-cache-line-size = <32>;
|
|
|
|
i-cache-line-size = <32>;
|
|
|
|
d-cache-size = <32768>; // L1
|
|
|
|
i-cache-size = <32768>; // L1
|
|
|
|
timebase-frequency = <0>; // From uboot
|
2007-10-04 04:09:15 +08:00
|
|
|
bus-frequency = <0>; // From uboot
|
|
|
|
clock-frequency = <0>; // From uboot
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x00000000 0x20000000>; // 512M at 0x0
|
2007-10-04 04:09:15 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
soc@e0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
device_type = "soc";
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-immr", "simple-bus";
|
2008-01-26 06:31:01 +08:00
|
|
|
ranges = <0x0 0xe0000000 0x00100000>;
|
|
|
|
reg = <0xe0000000 0x1000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
bus-frequency = <0>;
|
|
|
|
|
|
|
|
i2c@3000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2007-12-12 13:17:24 +08:00
|
|
|
cell-index = <0>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x3000 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
2008-01-18 23:24:53 +08:00
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
cs4270:codec@4f {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "cirrus,cs4270";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x4f>;
|
2008-01-18 23:24:53 +08:00
|
|
|
/* MCLK source is a stand-alone oscillator */
|
2008-01-26 06:31:01 +08:00
|
|
|
clock-frequency = <12288000>;
|
|
|
|
};
|
2007-10-04 04:09:15 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@3100 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2007-12-12 13:17:24 +08:00
|
|
|
cell-index = <1>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x3100 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
serial0: serial@4500 {
|
|
|
|
cell-index = <0>;
|
2007-10-04 04:09:15 +08:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x4500 0x100>;
|
2007-10-04 04:09:15 +08:00
|
|
|
clock-frequency = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <42 2>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
serial1: serial@4600 {
|
|
|
|
cell-index = <1>;
|
2007-10-04 04:09:15 +08:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x4600 0x100>;
|
2007-10-04 04:09:15 +08:00
|
|
|
clock-frequency = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <28 2>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mpic: interrupt-controller@40000 {
|
|
|
|
clock-frequency = <0>;
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x40000 0x40000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
compatible = "chrp,open-pic";
|
|
|
|
device_type = "open-pic";
|
|
|
|
big-endian;
|
|
|
|
};
|
|
|
|
|
|
|
|
global-utilities@e0000 {
|
|
|
|
compatible = "fsl,mpc8610-guts";
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0xe0000 0x1000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
fsl,has-rstcr;
|
|
|
|
};
|
2008-01-18 23:24:53 +08:00
|
|
|
|
|
|
|
i2s@16000 {
|
|
|
|
compatible = "fsl,mpc8610-ssi";
|
|
|
|
cell-index = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x16000 0x100>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <62 2>;
|
2008-01-18 23:24:53 +08:00
|
|
|
fsl,mode = "i2s-slave";
|
|
|
|
codec-handle = <&cs4270>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ssi@16100 {
|
|
|
|
compatible = "fsl,mpc8610-ssi";
|
|
|
|
cell-index = <1>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x16100 0x100>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <63 2>;
|
2008-01-18 23:24:53 +08:00
|
|
|
};
|
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
dma@21300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
|
|
|
|
cell-index = <0>;
|
|
|
|
reg = <0x21300 0x4>; /* DMA general status register */
|
|
|
|
ranges = <0x0 0x21100 0x200>;
|
2008-01-18 23:24:53 +08:00
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
dma-channel@0 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x0 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <20 2>;
|
|
|
|
};
|
|
|
|
dma-channel@1 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <1>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x80 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <21 2>;
|
|
|
|
};
|
|
|
|
dma-channel@2 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <2>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x100 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <22 2>;
|
|
|
|
};
|
|
|
|
dma-channel@3 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x180 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <23 2>;
|
|
|
|
};
|
|
|
|
};
|
2008-01-18 23:24:53 +08:00
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
dma@c300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8610-dma", "fsl,mpc8540-dma";
|
|
|
|
cell-index = <1>;
|
|
|
|
reg = <0xc300 0x4>; /* DMA general status register */
|
|
|
|
ranges = <0x0 0xc100 0x200>;
|
2008-01-18 23:24:53 +08:00
|
|
|
|
2008-01-26 06:31:01 +08:00
|
|
|
dma-channel@0 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,mpc8540-dma-channel";
|
|
|
|
cell-index = <0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x0 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <60 2>;
|
|
|
|
};
|
|
|
|
dma-channel@1 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,mpc8540-dma-channel";
|
|
|
|
cell-index = <1>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x80 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <61 2>;
|
|
|
|
};
|
|
|
|
dma-channel@2 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,mpc8540-dma-channel";
|
|
|
|
cell-index = <2>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x100 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <62 2>;
|
|
|
|
};
|
|
|
|
dma-channel@3 {
|
2008-01-18 23:24:53 +08:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,mpc8540-dma-channel";
|
|
|
|
cell-index = <3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0x180 0x80>;
|
2008-01-18 23:24:53 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <63 2>;
|
|
|
|
};
|
|
|
|
};
|
2008-01-18 23:24:53 +08:00
|
|
|
|
2007-10-04 04:09:15 +08:00
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci0: pci@e0008000 {
|
|
|
|
cell-index = <0>;
|
2007-10-04 04:09:15 +08:00
|
|
|
compatible = "fsl,mpc8610-pci";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0xe0008000 0x1000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
bus-range = <0 0>;
|
2008-01-26 06:31:01 +08:00
|
|
|
ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000 0xe1000000 0x0 0x00100000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <24 2>;
|
|
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x11 */
|
2008-01-26 06:31:01 +08:00
|
|
|
0x8800 0 0 1 &mpic 4 1
|
|
|
|
0x8800 0 0 2 &mpic 5 1
|
|
|
|
0x8800 0 0 3 &mpic 6 1
|
|
|
|
0x8800 0 0 4 &mpic 7 1
|
2007-10-04 04:09:15 +08:00
|
|
|
|
|
|
|
/* IDSEL 0x12 */
|
2008-01-26 06:31:01 +08:00
|
|
|
0x9000 0 0 1 &mpic 5 1
|
|
|
|
0x9000 0 0 2 &mpic 6 1
|
|
|
|
0x9000 0 0 3 &mpic 7 1
|
|
|
|
0x9000 0 0 4 &mpic 4 1
|
2007-10-04 04:09:15 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci1: pcie@e000a000 {
|
|
|
|
cell-index = <1>;
|
2007-10-04 04:09:15 +08:00
|
|
|
compatible = "fsl,mpc8641-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
reg = <0xe000a000 0x1000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
bus-range = <1 3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-10-04 04:09:15 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-26 06:31:01 +08:00
|
|
|
interrupts = <26 2>;
|
|
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
2007-10-04 04:09:15 +08:00
|
|
|
|
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x1b */
|
2008-01-26 06:31:01 +08:00
|
|
|
0xd800 0 0 1 &mpic 2 1
|
2007-10-04 04:09:15 +08:00
|
|
|
|
|
|
|
/* IDSEL 0x1c*/
|
2008-01-26 06:31:01 +08:00
|
|
|
0xe000 0 0 1 &mpic 1 1
|
|
|
|
0xe000 0 0 2 &mpic 1 1
|
|
|
|
0xe000 0 0 3 &mpic 1 1
|
|
|
|
0xe000 0 0 4 &mpic 1 1
|
2007-10-04 04:09:15 +08:00
|
|
|
|
|
|
|
/* IDSEL 0x1f */
|
2008-01-26 06:31:01 +08:00
|
|
|
0xf800 0 0 1 &mpic 3 0
|
|
|
|
0xf800 0 0 2 &mpic 0 1
|
2007-10-04 04:09:15 +08:00
|
|
|
>;
|
|
|
|
|
|
|
|
pcie@0 {
|
|
|
|
reg = <0 0 0 0 0>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
device_type = "pci";
|
2008-01-26 06:31:01 +08:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000
|
|
|
|
0x02000000 0x0 0xa0000000
|
|
|
|
0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x0 0x00100000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
uli1575@0 {
|
|
|
|
reg = <0 0 0 0 0>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-26 06:31:01 +08:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000
|
|
|
|
0x02000000 0x0 0xa0000000
|
|
|
|
0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x0 0x00100000>;
|
2007-10-04 04:09:15 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|