2008-10-28 07:33:24 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2008 Zhang Le <r0bertz@gentoo.org>
|
2010-01-04 17:16:51 +08:00
|
|
|
* Copyright (c) 2009 Wu Zhangjin <wuzhangjin@gmail.com>
|
2008-10-28 07:33:24 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it
|
|
|
|
* and/or modify it under the terms of the GNU General
|
|
|
|
* Public License as published by the Free Software
|
|
|
|
* Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
2009-07-02 23:26:08 +08:00
|
|
|
#ifndef __ASM_MACH_LOONGSON_PCI_H_
|
|
|
|
#define __ASM_MACH_LOONGSON_PCI_H_
|
2009-07-02 23:23:03 +08:00
|
|
|
|
2009-10-16 14:17:19 +08:00
|
|
|
extern struct pci_ops loongson_pci_ops;
|
2008-10-28 07:33:24 +08:00
|
|
|
|
2009-11-06 18:45:05 +08:00
|
|
|
/* this is an offset from mips_io_port_base */
|
|
|
|
#define LOONGSON_PCI_IO_START 0x00004000UL
|
|
|
|
|
2009-11-11 13:39:12 +08:00
|
|
|
#ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
|
2009-11-06 18:45:05 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* we use address window2 to map cpu address space to pci space
|
|
|
|
* window2: cpu [1G, 2G] -> pci [1G, 2G]
|
|
|
|
* why not use window 0 & 1? because they are used by cpu when booting.
|
|
|
|
* window0: cpu [0, 256M] -> ddr [0, 256M]
|
|
|
|
* window1: cpu [256M, 512M] -> pci [256M, 512M]
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* the smallest LOONGSON_CPU_MEM_SRC can be 512M */
|
|
|
|
#define LOONGSON_CPU_MEM_SRC 0x40000000ul /* 1G */
|
|
|
|
#define LOONGSON_PCI_MEM_DST LOONGSON_CPU_MEM_SRC
|
|
|
|
|
|
|
|
#define LOONGSON_PCI_MEM_START LOONGSON_PCI_MEM_DST
|
|
|
|
#define LOONGSON_PCI_MEM_END (0x80000000ul-1) /* 2G */
|
|
|
|
|
|
|
|
#define MMAP_CPUTOPCI_SIZE (LOONGSON_PCI_MEM_END - \
|
|
|
|
LOONGSON_PCI_MEM_START + 1)
|
|
|
|
|
|
|
|
#else /* loongson2f/32bit & loongson2e */
|
2009-07-02 23:26:45 +08:00
|
|
|
|
|
|
|
/* this pci memory space is mapped by pcimap in pci.c */
|
2014-03-21 18:44:03 +08:00
|
|
|
#ifdef CONFIG_CPU_LOONGSON3
|
|
|
|
#define LOONGSON_PCI_MEM_START 0x40000000UL
|
|
|
|
#define LOONGSON_PCI_MEM_END 0x7effffffUL
|
|
|
|
#else
|
2009-10-16 14:17:19 +08:00
|
|
|
#define LOONGSON_PCI_MEM_START LOONGSON_PCILO1_BASE
|
|
|
|
#define LOONGSON_PCI_MEM_END (LOONGSON_PCILO1_BASE + 0x04000000 * 2)
|
2014-03-21 18:44:03 +08:00
|
|
|
#endif
|
2009-07-02 23:26:45 +08:00
|
|
|
/* this is an offset from mips_io_port_base */
|
|
|
|
#define LOONGSON_PCI_IO_START 0x00004000UL
|
|
|
|
|
2009-11-11 13:39:12 +08:00
|
|
|
#endif /* !CONFIG_CPU_SUPPORTS_ADDRWINCFG */
|
2008-10-28 07:33:24 +08:00
|
|
|
|
2009-07-02 23:26:08 +08:00
|
|
|
#endif /* !__ASM_MACH_LOONGSON_PCI_H_ */
|