2006-03-15 23:54:37 +08:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-sa1100/clock.c
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
2008-11-09 04:48:27 +08:00
|
|
|
#include <linux/device.h>
|
2006-03-15 23:54:37 +08:00
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/spinlock.h>
|
2007-04-22 17:08:58 +08:00
|
|
|
#include <linux/mutex.h>
|
2011-11-30 14:32:36 +08:00
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clkdev.h>
|
2006-03-15 23:54:37 +08:00
|
|
|
|
2008-08-05 23:14:15 +08:00
|
|
|
#include <mach/hardware.h>
|
2006-03-15 23:54:37 +08:00
|
|
|
|
2011-11-30 14:32:36 +08:00
|
|
|
struct clkops {
|
|
|
|
void (*enable)(struct clk *);
|
|
|
|
void (*disable)(struct clk *);
|
|
|
|
unsigned long (*getrate)(struct clk *);
|
|
|
|
};
|
|
|
|
|
2006-03-15 23:54:37 +08:00
|
|
|
struct clk {
|
2011-11-30 14:32:36 +08:00
|
|
|
const struct clkops *ops;
|
|
|
|
unsigned long rate;
|
2006-03-15 23:54:37 +08:00
|
|
|
unsigned int enabled;
|
|
|
|
};
|
|
|
|
|
2011-11-30 14:32:36 +08:00
|
|
|
#define INIT_CLKREG(_clk, _devname, _conname) \
|
|
|
|
{ \
|
|
|
|
.clk = _clk, \
|
|
|
|
.dev_id = _devname, \
|
|
|
|
.con_id = _conname, \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define DEFINE_CLK(_name, _ops, _rate) \
|
|
|
|
struct clk clk_##_name = { \
|
|
|
|
.ops = _ops, \
|
|
|
|
.rate = _rate, \
|
|
|
|
}
|
|
|
|
|
|
|
|
static DEFINE_SPINLOCK(clocks_lock);
|
|
|
|
|
|
|
|
static void clk_gpio27_enable(struct clk *clk)
|
2008-11-09 04:48:27 +08:00
|
|
|
{
|
|
|
|
/*
|
|
|
|
* First, set up the 3.6864MHz clock on GPIO 27 for the SA-1111:
|
|
|
|
* (SA-1110 Developer's Manual, section 9.1.2.1)
|
|
|
|
*/
|
|
|
|
GAFR |= GPIO_32_768kHz;
|
|
|
|
GPDR |= GPIO_32_768kHz;
|
|
|
|
TUCR = TUCR_3_6864MHz;
|
|
|
|
}
|
|
|
|
|
2011-11-30 14:32:36 +08:00
|
|
|
static void clk_gpio27_disable(struct clk *clk)
|
2008-11-09 04:48:27 +08:00
|
|
|
{
|
|
|
|
TUCR = 0;
|
|
|
|
GPDR &= ~GPIO_32_768kHz;
|
|
|
|
GAFR &= ~GPIO_32_768kHz;
|
|
|
|
}
|
|
|
|
|
2006-03-15 23:54:37 +08:00
|
|
|
int clk_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&clocks_lock, flags);
|
|
|
|
if (clk->enabled++ == 0)
|
2011-11-30 14:32:36 +08:00
|
|
|
clk->ops->enable(clk);
|
2006-03-15 23:54:37 +08:00
|
|
|
spin_unlock_irqrestore(&clocks_lock, flags);
|
2011-11-30 14:32:36 +08:00
|
|
|
|
2006-03-15 23:54:37 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(clk_enable);
|
|
|
|
|
|
|
|
void clk_disable(struct clk *clk)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
WARN_ON(clk->enabled == 0);
|
|
|
|
|
|
|
|
spin_lock_irqsave(&clocks_lock, flags);
|
|
|
|
if (--clk->enabled == 0)
|
2011-11-30 14:32:36 +08:00
|
|
|
clk->ops->disable(clk);
|
2006-03-15 23:54:37 +08:00
|
|
|
spin_unlock_irqrestore(&clocks_lock, flags);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(clk_disable);
|
|
|
|
|
|
|
|
unsigned long clk_get_rate(struct clk *clk)
|
|
|
|
{
|
2011-11-30 14:32:36 +08:00
|
|
|
unsigned long rate;
|
|
|
|
|
|
|
|
rate = clk->rate;
|
|
|
|
if (clk->ops->getrate)
|
|
|
|
rate = clk->ops->getrate(clk);
|
|
|
|
|
|
|
|
return rate;
|
2006-03-15 23:54:37 +08:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(clk_get_rate);
|
2011-11-30 14:32:36 +08:00
|
|
|
|
|
|
|
const struct clkops clk_gpio27_ops = {
|
|
|
|
.enable = clk_gpio27_enable,
|
|
|
|
.disable = clk_gpio27_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void clk_dummy_enable(struct clk *clk) { }
|
|
|
|
static void clk_dummy_disable(struct clk *clk) { }
|
|
|
|
|
|
|
|
const struct clkops clk_dummy_ops = {
|
|
|
|
.enable = clk_dummy_enable,
|
|
|
|
.disable = clk_dummy_disable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static DEFINE_CLK(gpio27, &clk_gpio27_ops, 3686400);
|
|
|
|
static DEFINE_CLK(dummy, &clk_dummy_ops, 0);
|
|
|
|
|
|
|
|
static struct clk_lookup sa11xx_clkregs[] = {
|
|
|
|
INIT_CLKREG(&clk_gpio27, "sa1111.0", NULL),
|
|
|
|
INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init sa11xx_clk_init(void)
|
|
|
|
{
|
|
|
|
clkdev_add_table(sa11xx_clkregs, ARRAY_SIZE(sa11xx_clkregs));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
postcore_initcall(sa11xx_clk_init);
|