2009-02-09 15:56:54 +08:00
|
|
|
/*
|
2011-05-17 16:06:18 +08:00
|
|
|
* Copyright (c) 2008-2011 Atheros Communications Inc.
|
2009-02-09 15:56:54 +08:00
|
|
|
*
|
|
|
|
* Permission to use, copy, modify, and/or distribute this software for any
|
|
|
|
* purpose with or without fee is hereby granted, provided that the above
|
|
|
|
* copyright notice and this permission notice appear in all copies.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
|
|
|
|
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
|
|
|
|
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
|
|
|
|
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
|
|
|
|
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
|
|
|
|
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef DEBUG_H
|
|
|
|
#define DEBUG_H
|
|
|
|
|
2009-09-07 19:52:26 +08:00
|
|
|
#include "hw.h"
|
2009-11-24 05:21:01 +08:00
|
|
|
#include "rc.h"
|
2009-09-07 19:52:26 +08:00
|
|
|
|
2009-07-27 14:38:16 +08:00
|
|
|
struct ath_txq;
|
|
|
|
struct ath_buf;
|
|
|
|
|
2009-11-24 05:33:27 +08:00
|
|
|
#ifdef CONFIG_ATH9K_DEBUGFS
|
2009-07-27 14:38:16 +08:00
|
|
|
#define TX_STAT_INC(q, c) sc->debug.stats.txstats[q].c++
|
2011-10-07 08:28:13 +08:00
|
|
|
#define RESET_STAT_INC(sc, type) sc->debug.stats.reset[type]++
|
2009-07-27 14:38:16 +08:00
|
|
|
#else
|
|
|
|
#define TX_STAT_INC(q, c) do { } while (0)
|
2011-10-07 08:28:13 +08:00
|
|
|
#define RESET_STAT_INC(sc, type) do { } while (0)
|
2009-07-27 14:38:16 +08:00
|
|
|
#endif
|
|
|
|
|
2009-11-24 05:33:27 +08:00
|
|
|
#ifdef CONFIG_ATH9K_DEBUGFS
|
2009-02-09 15:56:54 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* struct ath_interrupt_stats - Contains statistics about interrupts
|
|
|
|
* @total: Total no. of interrupts generated so far
|
|
|
|
* @rxok: RX with no errors
|
2010-04-16 05:39:30 +08:00
|
|
|
* @rxlp: RX with low priority RX
|
|
|
|
* @rxhp: RX with high priority, uapsd only
|
2009-02-09 15:56:54 +08:00
|
|
|
* @rxeol: RX with no more RXDESC available
|
|
|
|
* @rxorn: RX FIFO overrun
|
|
|
|
* @txok: TX completed at the requested rate
|
|
|
|
* @txurn: TX FIFO underrun
|
|
|
|
* @mib: MIB regs reaching its threshold
|
|
|
|
* @rxphyerr: RX with phy errors
|
|
|
|
* @rx_keycache_miss: RX with key cache misses
|
|
|
|
* @swba: Software Beacon Alert
|
|
|
|
* @bmiss: Beacon Miss
|
|
|
|
* @bnr: Beacon Not Ready
|
|
|
|
* @cst: Carrier Sense TImeout
|
|
|
|
* @gtt: Global TX Timeout
|
|
|
|
* @tim: RX beacon TIM occurrence
|
|
|
|
* @cabend: RX End of CAB traffic
|
|
|
|
* @dtimsync: DTIM sync lossage
|
|
|
|
* @dtim: RX Beacon with DTIM
|
2010-05-14 01:33:44 +08:00
|
|
|
* @bb_watchdog: Baseband watchdog
|
2011-04-22 19:57:01 +08:00
|
|
|
* @tsfoor: TSF out of range, indicates that the corrected TSF received
|
|
|
|
* from a beacon differs from the PCU's internal TSF by more than a
|
|
|
|
* (programmable) threshold
|
2009-02-09 15:56:54 +08:00
|
|
|
*/
|
|
|
|
struct ath_interrupt_stats {
|
|
|
|
u32 total;
|
|
|
|
u32 rxok;
|
2010-04-16 05:39:30 +08:00
|
|
|
u32 rxlp;
|
|
|
|
u32 rxhp;
|
2009-02-09 15:56:54 +08:00
|
|
|
u32 rxeol;
|
|
|
|
u32 rxorn;
|
|
|
|
u32 txok;
|
|
|
|
u32 txeol;
|
|
|
|
u32 txurn;
|
|
|
|
u32 mib;
|
|
|
|
u32 rxphyerr;
|
|
|
|
u32 rx_keycache_miss;
|
|
|
|
u32 swba;
|
|
|
|
u32 bmiss;
|
|
|
|
u32 bnr;
|
|
|
|
u32 cst;
|
|
|
|
u32 gtt;
|
|
|
|
u32 tim;
|
|
|
|
u32 cabend;
|
|
|
|
u32 dtimsync;
|
|
|
|
u32 dtim;
|
2010-05-14 01:33:44 +08:00
|
|
|
u32 bb_watchdog;
|
2011-04-22 19:57:01 +08:00
|
|
|
u32 tsfoor;
|
2009-02-09 15:56:54 +08:00
|
|
|
};
|
|
|
|
|
2009-07-27 14:38:16 +08:00
|
|
|
/**
|
|
|
|
* struct ath_tx_stats - Statistics about TX
|
2010-10-02 03:26:30 +08:00
|
|
|
* @tx_pkts_all: No. of total frames transmitted, including ones that
|
|
|
|
may have had errors.
|
|
|
|
* @tx_bytes_all: No. of total bytes transmitted, including ones that
|
|
|
|
may have had errors.
|
2009-07-27 14:38:16 +08:00
|
|
|
* @queued: Total MPDUs (non-aggr) queued
|
|
|
|
* @completed: Total MPDUs (non-aggr) completed
|
|
|
|
* @a_aggr: Total no. of aggregates queued
|
2011-01-10 15:11:48 +08:00
|
|
|
* @a_queued_hw: Total AMPDUs queued to hardware
|
|
|
|
* @a_queued_sw: Total AMPDUs queued to software queues
|
2009-07-27 14:38:16 +08:00
|
|
|
* @a_completed: Total AMPDUs completed
|
|
|
|
* @a_retries: No. of AMPDUs retried (SW)
|
|
|
|
* @a_xretries: No. of AMPDUs dropped due to xretries
|
|
|
|
* @fifo_underrun: FIFO underrun occurrences
|
|
|
|
Valid only for:
|
|
|
|
- non-aggregate condition.
|
|
|
|
- first packet of aggregate.
|
|
|
|
* @xtxop: No. of frames filtered because of TXOP limit
|
|
|
|
* @timer_exp: Transmit timer expiry
|
|
|
|
* @desc_cfg_err: Descriptor configuration errors
|
|
|
|
* @data_urn: TX data underrun errors
|
|
|
|
* @delim_urn: TX delimiter underrun errors
|
2011-01-10 15:11:45 +08:00
|
|
|
* @puttxbuf: Number of times hardware was given txbuf to write.
|
|
|
|
* @txstart: Number of times hardware was told to start tx.
|
|
|
|
* @txprocdesc: Number of times tx descriptor was processed
|
2009-07-27 14:38:16 +08:00
|
|
|
*/
|
|
|
|
struct ath_tx_stats {
|
2010-10-02 03:26:30 +08:00
|
|
|
u32 tx_pkts_all;
|
|
|
|
u32 tx_bytes_all;
|
2009-07-27 14:38:16 +08:00
|
|
|
u32 queued;
|
|
|
|
u32 completed;
|
2011-06-01 03:21:41 +08:00
|
|
|
u32 xretries;
|
2009-07-27 14:38:16 +08:00
|
|
|
u32 a_aggr;
|
2011-01-10 15:11:48 +08:00
|
|
|
u32 a_queued_hw;
|
|
|
|
u32 a_queued_sw;
|
2009-07-27 14:38:16 +08:00
|
|
|
u32 a_completed;
|
|
|
|
u32 a_retries;
|
|
|
|
u32 a_xretries;
|
|
|
|
u32 fifo_underrun;
|
|
|
|
u32 xtxop;
|
|
|
|
u32 timer_exp;
|
|
|
|
u32 desc_cfg_err;
|
|
|
|
u32 data_underrun;
|
|
|
|
u32 delim_underrun;
|
2011-01-10 15:11:45 +08:00
|
|
|
u32 puttxbuf;
|
|
|
|
u32 txstart;
|
|
|
|
u32 txprocdesc;
|
2009-07-27 14:38:16 +08:00
|
|
|
};
|
|
|
|
|
2010-01-08 13:06:11 +08:00
|
|
|
/**
|
|
|
|
* struct ath_rx_stats - RX Statistics
|
2010-10-02 03:26:30 +08:00
|
|
|
* @rx_pkts_all: No. of total frames received, including ones that
|
|
|
|
may have had errors.
|
|
|
|
* @rx_bytes_all: No. of total bytes received, including ones that
|
|
|
|
may have had errors.
|
2010-01-08 13:06:11 +08:00
|
|
|
* @crc_err: No. of frames with incorrect CRC value
|
|
|
|
* @decrypt_crc_err: No. of frames whose CRC check failed after
|
|
|
|
decryption process completed
|
|
|
|
* @phy_err: No. of frames whose reception failed because the PHY
|
|
|
|
encountered an error
|
|
|
|
* @mic_err: No. of frames with incorrect TKIP MIC verification failure
|
|
|
|
* @pre_delim_crc_err: Pre-Frame delimiter CRC error detections
|
|
|
|
* @post_delim_crc_err: Post-Frame delimiter CRC error detections
|
|
|
|
* @decrypt_busy_err: Decryption interruptions counter
|
|
|
|
* @phy_err_stats: Individual PHY error statistics
|
|
|
|
*/
|
|
|
|
struct ath_rx_stats {
|
2010-10-02 03:26:30 +08:00
|
|
|
u32 rx_pkts_all;
|
|
|
|
u32 rx_bytes_all;
|
2010-01-08 13:06:11 +08:00
|
|
|
u32 crc_err;
|
|
|
|
u32 decrypt_crc_err;
|
|
|
|
u32 phy_err;
|
|
|
|
u32 mic_err;
|
|
|
|
u32 pre_delim_crc_err;
|
|
|
|
u32 post_delim_crc_err;
|
|
|
|
u32 decrypt_busy_err;
|
|
|
|
u32 phy_err_stats[ATH9K_PHYERR_MAX];
|
2011-04-08 18:00:34 +08:00
|
|
|
int8_t rs_rssi_ctl0;
|
|
|
|
int8_t rs_rssi_ctl1;
|
|
|
|
int8_t rs_rssi_ctl2;
|
|
|
|
int8_t rs_rssi_ext0;
|
|
|
|
int8_t rs_rssi_ext1;
|
|
|
|
int8_t rs_rssi_ext2;
|
|
|
|
u8 rs_antenna;
|
2010-01-08 13:06:11 +08:00
|
|
|
};
|
|
|
|
|
2011-10-07 08:28:13 +08:00
|
|
|
enum ath_reset_type {
|
|
|
|
RESET_TYPE_BB_HANG,
|
|
|
|
RESET_TYPE_BB_WATCHDOG,
|
|
|
|
RESET_TYPE_FATAL_INT,
|
|
|
|
RESET_TYPE_TX_ERROR,
|
|
|
|
RESET_TYPE_TX_HANG,
|
|
|
|
RESET_TYPE_PLL_HANG,
|
|
|
|
__RESET_TYPE_MAX
|
|
|
|
};
|
|
|
|
|
2009-02-09 15:56:54 +08:00
|
|
|
struct ath_stats {
|
|
|
|
struct ath_interrupt_stats istats;
|
2009-07-27 14:38:16 +08:00
|
|
|
struct ath_tx_stats txstats[ATH9K_NUM_TX_QUEUES];
|
2010-01-08 13:06:11 +08:00
|
|
|
struct ath_rx_stats rxstats;
|
2011-10-07 08:28:13 +08:00
|
|
|
u32 reset[__RESET_TYPE_MAX];
|
2009-02-09 15:56:54 +08:00
|
|
|
};
|
|
|
|
|
2011-08-27 18:47:47 +08:00
|
|
|
#define ATH_DBG_MAX_SAMPLES 10
|
|
|
|
struct ath_dbg_bb_mac_samp {
|
|
|
|
u32 dma_dbg_reg_vals[ATH9K_NUM_DMA_DEBUG_REGS];
|
|
|
|
u32 pcu_obs, pcu_cr, noise;
|
|
|
|
struct {
|
|
|
|
u64 jiffies;
|
|
|
|
int8_t rssi_ctl0;
|
|
|
|
int8_t rssi_ctl1;
|
|
|
|
int8_t rssi_ctl2;
|
|
|
|
int8_t rssi_ext0;
|
|
|
|
int8_t rssi_ext1;
|
|
|
|
int8_t rssi_ext2;
|
|
|
|
int8_t rssi;
|
|
|
|
bool isok;
|
|
|
|
u8 rts_fail_cnt;
|
|
|
|
u8 data_fail_cnt;
|
|
|
|
u8 rateindex;
|
|
|
|
u8 qid;
|
|
|
|
u8 tid;
|
2011-09-21 16:52:49 +08:00
|
|
|
u32 ba_low;
|
|
|
|
u32 ba_high;
|
2011-08-27 18:47:47 +08:00
|
|
|
} ts[ATH_DBG_MAX_SAMPLES];
|
|
|
|
struct {
|
|
|
|
u64 jiffies;
|
|
|
|
int8_t rssi_ctl0;
|
|
|
|
int8_t rssi_ctl1;
|
|
|
|
int8_t rssi_ctl2;
|
|
|
|
int8_t rssi_ext0;
|
|
|
|
int8_t rssi_ext1;
|
|
|
|
int8_t rssi_ext2;
|
|
|
|
int8_t rssi;
|
|
|
|
bool is_mybeacon;
|
|
|
|
u8 antenna;
|
|
|
|
u8 rate;
|
|
|
|
} rs[ATH_DBG_MAX_SAMPLES];
|
|
|
|
struct ath_cycle_counters cc;
|
|
|
|
struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
|
|
|
|
};
|
|
|
|
|
2009-02-09 15:56:54 +08:00
|
|
|
struct ath9k_debug {
|
|
|
|
struct dentry *debugfs_phy;
|
2010-05-11 23:23:02 +08:00
|
|
|
u32 regidx;
|
2009-02-09 15:56:54 +08:00
|
|
|
struct ath_stats stats;
|
2011-08-27 18:47:47 +08:00
|
|
|
spinlock_t samp_lock;
|
|
|
|
struct ath_dbg_bb_mac_samp bb_mac_samp[ATH_DBG_MAX_SAMPLES];
|
|
|
|
u8 sampidx;
|
|
|
|
u8 tsidx;
|
|
|
|
u8 rsidx;
|
2009-02-09 15:56:54 +08:00
|
|
|
};
|
|
|
|
|
2009-09-07 19:52:26 +08:00
|
|
|
int ath9k_init_debug(struct ath_hw *ah);
|
|
|
|
|
2011-08-27 18:47:47 +08:00
|
|
|
void ath9k_debug_samp_bb_mac(struct ath_softc *sc);
|
2009-02-09 15:56:54 +08:00
|
|
|
void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
|
2010-11-07 21:59:39 +08:00
|
|
|
void ath_debug_stat_tx(struct ath_softc *sc, struct ath_buf *bf,
|
2011-09-15 03:24:16 +08:00
|
|
|
struct ath_tx_status *ts, struct ath_txq *txq,
|
|
|
|
unsigned int flags);
|
2010-03-30 11:09:27 +08:00
|
|
|
void ath_debug_stat_rx(struct ath_softc *sc, struct ath_rx_status *rs);
|
2009-02-09 15:56:54 +08:00
|
|
|
|
|
|
|
#else
|
|
|
|
|
2009-09-07 19:52:26 +08:00
|
|
|
static inline int ath9k_init_debug(struct ath_hw *ah)
|
2009-02-09 15:56:54 +08:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-27 18:47:47 +08:00
|
|
|
static inline void ath9k_debug_samp_bb_mac(struct ath_softc *sc)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-02-09 15:56:54 +08:00
|
|
|
static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
|
|
|
|
enum ath9k_int status)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-07-27 14:38:16 +08:00
|
|
|
static inline void ath_debug_stat_tx(struct ath_softc *sc,
|
2010-04-01 06:41:36 +08:00
|
|
|
struct ath_buf *bf,
|
2011-01-29 00:52:49 +08:00
|
|
|
struct ath_tx_status *ts,
|
2011-09-15 03:24:16 +08:00
|
|
|
struct ath_txq *txq,
|
|
|
|
unsigned int flags)
|
2009-07-27 14:38:16 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2010-01-08 13:06:11 +08:00
|
|
|
static inline void ath_debug_stat_rx(struct ath_softc *sc,
|
2010-04-01 06:41:36 +08:00
|
|
|
struct ath_rx_status *rs)
|
2010-01-08 13:06:11 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2009-11-24 05:33:27 +08:00
|
|
|
#endif /* CONFIG_ATH9K_DEBUGFS */
|
2009-02-09 15:56:54 +08:00
|
|
|
|
|
|
|
#endif /* DEBUG_H */
|