"PublicDescription":"Counts demand data loads that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.",
"PublicDescription":"Counts page walks completed due to demand data loads whose address translations missed in the TLB and were mapped to 4K pages. The page walks can end with or without a page fault.",
"PublicDescription":"Counts page walks completed due to demand data loads whose address translations missed in the TLB and were mapped to 2M/4M pages. The page walks can end with or without a page fault.",
"PublicDescription":"Counts page walks completed due to demand data loads whose address translations missed in the TLB and were mapped to 4K pages. The page walks can end with or without a page fault.",
"PublicDescription":"Counts demand data loads that caused a completed page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels. The page walk can end with or without a fault.",
"EventCode":"0x08",
"Counter":"0,1,2,3",
"UMask":"0xe",
"EventName":"DTLB_LOAD_MISSES.WALK_COMPLETED",
"SampleAfterValue":"100003",
"BriefDescription":"Load miss in all TLB levels causes a page walk that completes. (All page sizes)",
"CounterHTOff":"0,1,2,3,4,5,6,7"
},
{
"PublicDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for a load. EPT page walk duration are excluded in Skylake microarchitecture.",
"PublicDescription":"Counts demand data stores that caused a page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels, but the walk need not have completed.",
"PublicDescription":"Counts page walks completed due to demand data stores whose address translations missed in the TLB and were mapped to 4K pages. The page walks can end with or without a page fault.",
"PublicDescription":"Counts page walks completed due to demand data stores whose address translations missed in the TLB and were mapped to 2M/4M pages. The page walks can end with or without a page fault.",
"PublicDescription":"Counts page walks completed due to demand data stores whose address translations missed in the TLB and were mapped to 1G pages. The page walks can end with or without a page fault.",
"BriefDescription":"Page walk completed due to a demand data store to a 1G page",
"CounterHTOff":"0,1,2,3,4,5,6,7"
},
{
"PublicDescription":"Counts demand data stores that caused a completed page walk of any page size (4K/2M/4M/1G). This implies it missed in all TLB levels. The page walk can end with or without a fault.",
"EventCode":"0x49",
"Counter":"0,1,2,3",
"UMask":"0xe",
"EventName":"DTLB_STORE_MISSES.WALK_COMPLETED",
"SampleAfterValue":"100003",
"BriefDescription":"Store misses in all TLB levels causes a page walk that completes. (All page sizes)",
"PublicDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for a store. EPT page walk duration are excluded in Skylake microarchitecture.",
"PublicDescription":"Counts page walks of any page size (4K/2M/4M/1G) caused by a code fetch. This implies it missed in the ITLB and further levels of TLB, but the walk need not have completed.",
"PublicDescription":"Counts completed page walks (4K page size) caused by a code fetch. This implies it missed in the ITLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts code misses in all ITLB levels that caused a completed page walk (2M and 4M page sizes). The page walk can end with or without a fault.",
"PublicDescription":"Counts store misses in all DTLB levels that cause a completed page walk (1G page size). The page walk can end with or without a fault.",
"PublicDescription":"Counts completed page walks (2M and 4M page sizes) caused by a code fetch. This implies it missed in the ITLB and further levels of TLB. The page walk can end with or without a fault.",
"PublicDescription":"Counts 1 per cycle for each PMH (Page Miss Handler) that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake michroarchitecture.",
"BriefDescription":"Counts 1 per cycle for each PMH that is busy with a page walk for an instruction fetch request. EPT page walk duration are excluded in Skylake.",
"PublicDescription":"Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake microarchitecture.",
"BriefDescription":"Cycles when at least one PMH is busy with a page walk for code (instruction fetch) request. EPT page walk duration are excluded in Skylake.",
"BriefDescription":"Instruction fetch requests that miss the ITLB and hit the STLB.",
"CounterHTOff":"0,1,2,3,4,5,6,7"
},
{
"PublicDescription":"Counts the number of flushes of the big or small ITLB pages. Counting include both TLB Flush (covering all sets) and TLB Set Clear (set-specific).",
"EventCode":"0xAE",
"Counter":"0,1,2,3",
"UMask":"0x1",
"EventName":"ITLB.ITLB_FLUSH",
"SampleAfterValue":"100007",
"BriefDescription":"Flushing of the Instruction TLB (ITLB) pages, includes 4k/2M/4M pages.",
"CounterHTOff":"0,1,2,3,4,5,6,7"
},
{
"PublicDescription":"Counts the number of DTLB flush attempts of the thread-specific entries.",
"EventCode":"0xBD",
"Counter":"0,1,2,3",
"UMask":"0x1",
"EventName":"TLB_FLUSH.DTLB_THREAD",
"SampleAfterValue":"100007",
"BriefDescription":"DTLB flush attempts of the thread-specific entries",
"CounterHTOff":"0,1,2,3,4,5,6,7"
},
{
"PublicDescription":"Counts the number of any STLB flush attempts (such as entire, VPID, PCID, InvPage, CR3 write, etc.).",