2007-03-21 00:19:10 +08:00
|
|
|
/*
|
|
|
|
* MPC8544 DS Device Tree Source
|
|
|
|
*
|
2008-04-17 14:28:15 +08:00
|
|
|
* Copyright 2007, 2008 Freescale Semiconductor Inc.
|
2007-03-21 00:19:10 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
/dts-v1/;
|
2007-03-21 00:19:10 +08:00
|
|
|
/ {
|
|
|
|
model = "MPC8544DS";
|
|
|
|
compatible = "MPC8544DS", "MPC85xxDS";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
aliases {
|
|
|
|
ethernet0 = &enet0;
|
|
|
|
ethernet1 = &enet1;
|
|
|
|
serial0 = &serial0;
|
|
|
|
serial1 = &serial1;
|
|
|
|
pci0 = &pci0;
|
|
|
|
pci1 = &pci1;
|
|
|
|
pci2 = &pci2;
|
|
|
|
pci3 = &pci3;
|
|
|
|
};
|
|
|
|
|
2007-03-21 00:19:10 +08:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
PowerPC,8544@0 {
|
|
|
|
device_type = "cpu";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0>;
|
|
|
|
d-cache-line-size = <32>; // 32 bytes
|
|
|
|
i-cache-line-size = <32>; // 32 bytes
|
|
|
|
d-cache-size = <0x8000>; // L1, 32K
|
|
|
|
i-cache-size = <0x8000>; // L1, 32K
|
2007-03-21 00:19:10 +08:00
|
|
|
timebase-frequency = <0>;
|
|
|
|
bus-frequency = <0>;
|
|
|
|
clock-frequency = <0>;
|
2008-05-31 02:43:43 +08:00
|
|
|
next-level-cache = <&L2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x0>; // Filled by U-Boot
|
2007-03-21 00:19:10 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
soc8544@e0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
device_type = "soc";
|
2008-07-30 04:29:24 +08:00
|
|
|
compatible = "simple-bus";
|
2007-08-17 12:55:55 +08:00
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
ranges = <0x0 0xe0000000 0x100000>;
|
2007-03-21 00:19:10 +08:00
|
|
|
bus-frequency = <0>; // Filled out by uboot.
|
|
|
|
|
2009-04-23 02:17:42 +08:00
|
|
|
ecm-law@0 {
|
|
|
|
compatible = "fsl,ecm-law";
|
|
|
|
reg = <0x0 0x1000>;
|
|
|
|
fsl,num-laws = <10>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ecm@1000 {
|
|
|
|
compatible = "fsl,mpc8544-ecm", "fsl,ecm";
|
|
|
|
reg = <0x1000 0x1000>;
|
|
|
|
interrupts = <17 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-05-16 02:20:05 +08:00
|
|
|
memory-controller@2000 {
|
2010-07-21 20:04:06 +08:00
|
|
|
compatible = "fsl,mpc8544-memory-controller";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x2000 0x1000>;
|
2007-05-16 02:20:05 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <18 2>;
|
2007-05-16 02:20:05 +08:00
|
|
|
};
|
|
|
|
|
2008-05-31 02:43:43 +08:00
|
|
|
L2: l2-cache-controller@20000 {
|
2010-07-21 20:04:06 +08:00
|
|
|
compatible = "fsl,mpc8544-l2-cache-controller";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x20000 0x1000>;
|
|
|
|
cache-line-size = <32>; // 32 bytes
|
|
|
|
cache-size = <0x40000>; // L2, 256K
|
2007-05-16 02:20:05 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <16 2>;
|
2007-05-16 02:20:05 +08:00
|
|
|
};
|
|
|
|
|
2007-03-21 00:19:10 +08:00
|
|
|
i2c@3000 {
|
2007-12-12 13:17:24 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cell-index = <0>;
|
2007-03-21 00:19:10 +08:00
|
|
|
compatible = "fsl-i2c";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x3000 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2007-12-12 13:17:24 +08:00
|
|
|
i2c@3100 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cell-index = <1>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x3100 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-12-12 13:17:24 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2008-03-15 07:01:30 +08:00
|
|
|
dma@21300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8544-dma", "fsl,eloplus-dma";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x21300 0x4>;
|
|
|
|
ranges = <0x0 0x21100 0x200>;
|
2008-03-15 07:01:30 +08:00
|
|
|
cell-index = <0>;
|
|
|
|
dma-channel@0 {
|
|
|
|
compatible = "fsl,mpc8544-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x80>;
|
2008-03-15 07:01:30 +08:00
|
|
|
cell-index = <0>;
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <20 2>;
|
2008-03-15 07:01:30 +08:00
|
|
|
};
|
|
|
|
dma-channel@80 {
|
|
|
|
compatible = "fsl,mpc8544-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x80 0x80>;
|
2008-03-15 07:01:30 +08:00
|
|
|
cell-index = <1>;
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <21 2>;
|
2008-03-15 07:01:30 +08:00
|
|
|
};
|
|
|
|
dma-channel@100 {
|
|
|
|
compatible = "fsl,mpc8544-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x100 0x80>;
|
2008-03-15 07:01:30 +08:00
|
|
|
cell-index = <2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <22 2>;
|
2008-03-15 07:01:30 +08:00
|
|
|
};
|
|
|
|
dma-channel@180 {
|
|
|
|
compatible = "fsl,mpc8544-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x180 0x80>;
|
2008-03-15 07:01:30 +08:00
|
|
|
cell-index = <3>;
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <23 2>;
|
2008-03-15 07:01:30 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2007-12-12 14:28:35 +08:00
|
|
|
enet0: ethernet@24000 {
|
2009-03-20 02:01:48 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2007-12-12 14:28:35 +08:00
|
|
|
cell-index = <0>;
|
2007-03-21 00:19:10 +08:00
|
|
|
device_type = "network";
|
|
|
|
model = "TSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x24000 0x1000>;
|
2009-03-20 02:01:48 +08:00
|
|
|
ranges = <0x0 0x24000 0x1000>;
|
2007-03-21 00:19:10 +08:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <29 2 30 2 34 2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy0>;
|
2008-12-17 07:29:15 +08:00
|
|
|
tbi-handle = <&tbi0>;
|
2007-07-26 13:07:36 +08:00
|
|
|
phy-connection-type = "rgmii-id";
|
2009-03-20 02:01:48 +08:00
|
|
|
|
|
|
|
mdio@520 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,gianfar-mdio";
|
|
|
|
reg = <0x520 0x20>;
|
|
|
|
|
|
|
|
phy0: ethernet-phy@0 {
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <10 1>;
|
|
|
|
reg = <0x0>;
|
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
|
|
|
phy1: ethernet-phy@1 {
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <10 1>;
|
|
|
|
reg = <0x1>;
|
|
|
|
device_type = "ethernet-phy";
|
|
|
|
};
|
|
|
|
|
|
|
|
tbi0: tbi-phy@11 {
|
|
|
|
reg = <0x11>;
|
|
|
|
device_type = "tbi-phy";
|
|
|
|
};
|
|
|
|
};
|
2007-03-21 00:19:10 +08:00
|
|
|
};
|
|
|
|
|
2007-12-12 14:28:35 +08:00
|
|
|
enet1: ethernet@26000 {
|
2009-03-20 02:01:48 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2007-12-12 14:28:35 +08:00
|
|
|
cell-index = <1>;
|
2007-03-21 00:19:10 +08:00
|
|
|
device_type = "network";
|
|
|
|
model = "TSEC";
|
|
|
|
compatible = "gianfar";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x26000 0x1000>;
|
2009-03-20 02:01:48 +08:00
|
|
|
ranges = <0x0 0x26000 0x1000>;
|
2007-03-21 00:19:10 +08:00
|
|
|
local-mac-address = [ 00 00 00 00 00 00 ];
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <31 2 32 2 33 2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
phy-handle = <&phy1>;
|
2008-12-17 07:29:15 +08:00
|
|
|
tbi-handle = <&tbi1>;
|
2007-07-26 13:07:36 +08:00
|
|
|
phy-connection-type = "rgmii-id";
|
2009-03-20 02:01:48 +08:00
|
|
|
|
|
|
|
mdio@520 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,gianfar-tbi";
|
|
|
|
reg = <0x520 0x20>;
|
|
|
|
|
|
|
|
tbi1: tbi-phy@11 {
|
|
|
|
reg = <0x11>;
|
|
|
|
device_type = "tbi-phy";
|
|
|
|
};
|
|
|
|
};
|
2007-03-21 00:19:10 +08:00
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
serial0: serial@4500 {
|
|
|
|
cell-index = <0>;
|
2007-03-21 00:19:10 +08:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x4500 0x100>;
|
2007-03-21 00:19:10 +08:00
|
|
|
clock-frequency = <0>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <42 2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
serial1: serial@4600 {
|
|
|
|
cell-index = <1>;
|
2007-03-21 00:19:10 +08:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x4600 0x100>;
|
2007-03-21 00:19:10 +08:00
|
|
|
clock-frequency = <0>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <42 2>;
|
2007-03-21 00:19:10 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
global-utilities@e0000 { //global utilities block
|
|
|
|
compatible = "fsl,mpc8548-guts";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xe0000 0x1000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
fsl,has-rstcr;
|
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2008-07-09 08:13:33 +08:00
|
|
|
crypto@30000 {
|
|
|
|
compatible = "fsl,sec2.1", "fsl,sec2.0";
|
|
|
|
reg = <0x30000 0x10000>;
|
|
|
|
interrupts = <45 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
fsl,num-channels = <4>;
|
|
|
|
fsl,channel-fifo-len = <24>;
|
|
|
|
fsl,exec-units-mask = <0xfe>;
|
|
|
|
fsl,descriptor-types-mask = <0x12b0ebf>;
|
|
|
|
};
|
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
mpic: pic@40000 {
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x40000 0x40000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "chrp,open-pic";
|
|
|
|
device_type = "open-pic";
|
|
|
|
};
|
2008-05-23 16:32:48 +08:00
|
|
|
|
|
|
|
msi@41600 {
|
|
|
|
compatible = "fsl,mpc8544-msi", "fsl,mpic-msi";
|
|
|
|
reg = <0x41600 0x80>;
|
|
|
|
msi-available-ranges = <0 0x100>;
|
|
|
|
interrupts = <
|
|
|
|
0xe0 0
|
|
|
|
0xe1 0
|
|
|
|
0xe2 0
|
|
|
|
0xe3 0
|
|
|
|
0xe4 0
|
|
|
|
0xe5 0
|
|
|
|
0xe6 0
|
|
|
|
0xe7 0>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci0: pci@e0008000 {
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "fsl,mpc8540-pci";
|
|
|
|
device_type = "pci";
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-map = <
|
|
|
|
|
|
|
|
/* IDSEL 0x11 J17 Slot 1 */
|
2008-04-17 14:28:15 +08:00
|
|
|
0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
|
|
|
|
0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
|
|
|
|
0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
|
|
|
|
0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
|
2007-09-13 07:23:46 +08:00
|
|
|
|
|
|
|
/* IDSEL 0x12 J16 Slot 2 */
|
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
|
|
|
|
0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
|
|
|
|
0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0x9000 0x0 0x0 0x4 &mpic 0x1 0x1>;
|
2007-09-13 07:23:46 +08:00
|
|
|
|
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <24 2>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0 0xe1000000 0x0 0x10000>;
|
|
|
|
clock-frequency = <66666666>;
|
2007-09-13 07:23:46 +08:00
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xe0008000 0x1000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci1: pcie@e0009000 {
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "fsl,mpc8548-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xe0009000 0x1000>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
|
|
|
|
0x1000000 0x0 0x0 0xe1010000 0x0 0x10000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2009-01-07 00:23:37 +08:00
|
|
|
interrupts = <25 2>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x0 */
|
2008-04-17 14:28:15 +08:00
|
|
|
0000 0x0 0x0 0x1 &mpic 0x4 0x1
|
|
|
|
0000 0x0 0x0 0x2 &mpic 0x5 0x1
|
|
|
|
0000 0x0 0x0 0x3 &mpic 0x6 0x1
|
|
|
|
0000 0x0 0x0 0x4 &mpic 0x7 0x1
|
2007-09-13 07:23:46 +08:00
|
|
|
>;
|
|
|
|
pcie@0 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x0 0x0 0x0 0x0>;
|
2007-07-13 18:05:08 +08:00
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
device_type = "pci";
|
2008-04-17 14:28:15 +08:00
|
|
|
ranges = <0x2000000 0x0 0x80000000
|
|
|
|
0x2000000 0x0 0x80000000
|
|
|
|
0x0 0x20000000
|
2007-09-13 07:23:46 +08:00
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x0 0x10000>;
|
2007-07-13 18:05:08 +08:00
|
|
|
};
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci2: pcie@e000a000 {
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "fsl,mpc8548-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xe000a000 0x1000>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
|
|
|
|
0x1000000 0x0 0x0 0xe1020000 0x0 0x10000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2009-01-07 00:23:37 +08:00
|
|
|
interrupts = <26 2>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x0 */
|
2008-04-17 14:28:15 +08:00
|
|
|
0000 0x0 0x0 0x1 &mpic 0x0 0x1
|
|
|
|
0000 0x0 0x0 0x2 &mpic 0x1 0x1
|
|
|
|
0000 0x0 0x0 0x3 &mpic 0x2 0x1
|
|
|
|
0000 0x0 0x0 0x4 &mpic 0x3 0x1
|
2007-09-13 07:23:46 +08:00
|
|
|
>;
|
|
|
|
pcie@0 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x0 0x0 0x0 0x0>;
|
2007-07-13 18:05:08 +08:00
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2007-09-13 07:23:46 +08:00
|
|
|
device_type = "pci";
|
2008-04-17 14:28:15 +08:00
|
|
|
ranges = <0x2000000 0x0 0xa0000000
|
|
|
|
0x2000000 0x0 0xa0000000
|
|
|
|
0x0 0x10000000
|
2007-09-13 07:23:46 +08:00
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x0 0x10000>;
|
2007-07-13 18:05:08 +08:00
|
|
|
};
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-12-12 15:46:12 +08:00
|
|
|
pci3: pcie@e000b000 {
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "fsl,mpc8548-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xe000b000 0x1000>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <0x2000000 0x0 0xb0000000 0xb0000000 0x0 0x100000
|
|
|
|
0x1000000 0x0 0x0 0xb0100000 0x0 0x100000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-04-17 14:28:15 +08:00
|
|
|
interrupts = <27 2>;
|
|
|
|
interrupt-map-mask = <0xff00 0x0 0x0 0x1>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-map = <
|
|
|
|
// IDSEL 0x1c USB
|
2008-04-17 14:28:15 +08:00
|
|
|
0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
|
|
|
|
0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
|
|
|
|
0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
|
|
|
|
0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
|
2007-09-13 07:23:46 +08:00
|
|
|
|
|
|
|
// IDSEL 0x1d Audio
|
2008-04-17 14:28:15 +08:00
|
|
|
0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
|
2007-09-13 07:23:46 +08:00
|
|
|
|
|
|
|
// IDSEL 0x1e Legacy
|
2008-04-17 14:28:15 +08:00
|
|
|
0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
|
|
|
|
0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
|
2007-09-13 07:23:46 +08:00
|
|
|
|
|
|
|
// IDSEL 0x1f IDE/SATA
|
2008-04-17 14:28:15 +08:00
|
|
|
0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
|
|
|
|
0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
|
2007-09-13 07:23:46 +08:00
|
|
|
>;
|
|
|
|
|
|
|
|
pcie@0 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x0 0x0 0x0 0x0>;
|
2007-07-13 18:05:08 +08:00
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2007-09-13 07:23:46 +08:00
|
|
|
device_type = "pci";
|
2008-04-17 14:28:15 +08:00
|
|
|
ranges = <0x2000000 0x0 0xb0000000
|
|
|
|
0x2000000 0x0 0xb0000000
|
|
|
|
0x0 0x100000
|
2007-09-13 07:23:46 +08:00
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x0 0x100000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
|
2007-07-13 18:05:08 +08:00
|
|
|
uli1575@0 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0 0x0 0x0 0x0 0x0>;
|
2007-07-13 18:05:08 +08:00
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-04-17 14:28:15 +08:00
|
|
|
ranges = <0x2000000 0x0 0xb0000000
|
|
|
|
0x2000000 0x0 0xb0000000
|
|
|
|
0x0 0x100000
|
2007-09-13 07:23:46 +08:00
|
|
|
|
2008-04-17 14:28:15 +08:00
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x0 0x100000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
isa@1e {
|
|
|
|
device_type = "isa";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
#address-cells = <2>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0xf000 0x0 0x0 0x0 0x0>;
|
|
|
|
ranges = <0x1 0x0
|
|
|
|
0x1000000 0x0 0x0
|
|
|
|
0x1000>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-parent = <&i8259>;
|
|
|
|
|
|
|
|
i8259: interrupt-controller@20 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x1 0x20 0x2
|
|
|
|
0x1 0xa0 0x2
|
|
|
|
0x1 0x4d0 0x2>;
|
2007-09-13 07:23:46 +08:00
|
|
|
interrupt-controller;
|
|
|
|
device_type = "interrupt-controller";
|
|
|
|
#address-cells = <0>;
|
2007-07-13 18:05:08 +08:00
|
|
|
#interrupt-cells = <2>;
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "chrp,iic";
|
|
|
|
interrupts = <9 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i8042@60 {
|
|
|
|
#size-cells = <0>;
|
|
|
|
#address-cells = <1>;
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
|
|
|
|
interrupts = <1 3 12 3>;
|
2007-07-13 18:05:08 +08:00
|
|
|
interrupt-parent = <&i8259>;
|
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
keyboard@0 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x0>;
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "pnpPNP,303";
|
2007-07-13 18:05:08 +08:00
|
|
|
};
|
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
mouse@1 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x1>;
|
2007-09-13 07:23:46 +08:00
|
|
|
compatible = "pnpPNP,f03";
|
2007-07-13 18:05:08 +08:00
|
|
|
};
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
rtc@70 {
|
|
|
|
compatible = "pnpPNP,b00";
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x1 0x70 0x2>;
|
2007-09-13 07:23:46 +08:00
|
|
|
};
|
2007-07-13 18:05:08 +08:00
|
|
|
|
2007-09-13 07:23:46 +08:00
|
|
|
gpio@400 {
|
2008-04-17 14:28:15 +08:00
|
|
|
reg = <0x1 0x400 0x80>;
|
2007-07-13 18:05:08 +08:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2007-03-21 00:19:10 +08:00
|
|
|
};
|
|
|
|
};
|