2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Cache flushing routines.
|
|
|
|
*
|
2005-02-19 10:09:00 +08:00
|
|
|
* Copyright (C) 1999-2001, 2005 Hewlett-Packard Co
|
|
|
|
* David Mosberger-Tang <davidm@hpl.hp.com>
|
2005-06-03 20:36:00 +08:00
|
|
|
*
|
|
|
|
* 05/28/05 Zoltan Menyhart Dynamic stride size
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
2005-06-03 20:36:00 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <asm/asmmacro.h>
|
2005-06-03 20:36:00 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* flush_icache_range(start,end)
|
2005-06-03 20:36:00 +08:00
|
|
|
*
|
|
|
|
* Make i-cache(s) coherent with d-caches.
|
|
|
|
*
|
|
|
|
* Must deal with range from start to end-1 but nothing else (need to
|
2005-04-17 06:20:36 +08:00
|
|
|
* be careful not to touch addresses that may be unmapped).
|
2005-06-03 20:36:00 +08:00
|
|
|
*
|
|
|
|
* Note: "in0" and "in1" are preserved for debugging purposes.
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
2005-09-07 06:19:30 +08:00
|
|
|
.section .kprobes.text,"ax"
|
2005-04-17 06:20:36 +08:00
|
|
|
GLOBAL_ENTRY(flush_icache_range)
|
2005-06-03 20:36:00 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
.prologue
|
2005-06-03 20:36:00 +08:00
|
|
|
alloc r2=ar.pfs,2,0,0,0
|
|
|
|
movl r3=ia64_i_cache_stride_shift
|
|
|
|
mov r21=1
|
|
|
|
;;
|
|
|
|
ld8 r20=[r3] // r20: stride shift
|
|
|
|
sub r22=in1,r0,1 // last byte address
|
2005-04-17 06:20:36 +08:00
|
|
|
;;
|
2005-06-03 20:36:00 +08:00
|
|
|
shr.u r23=in0,r20 // start / (stride size)
|
|
|
|
shr.u r22=r22,r20 // (last byte address) / (stride size)
|
|
|
|
shl r21=r21,r20 // r21: stride size of the i-cache(s)
|
|
|
|
;;
|
|
|
|
sub r8=r22,r23 // number of strides - 1
|
|
|
|
shl r24=r23,r20 // r24: addresses for "fc.i" =
|
|
|
|
// "start" rounded down to stride boundary
|
|
|
|
.save ar.lc,r3
|
|
|
|
mov r3=ar.lc // save ar.lc
|
2005-04-17 06:20:36 +08:00
|
|
|
;;
|
|
|
|
|
|
|
|
.body
|
2005-06-03 20:36:00 +08:00
|
|
|
mov ar.lc=r8
|
2005-04-17 06:20:36 +08:00
|
|
|
;;
|
2005-06-03 20:36:00 +08:00
|
|
|
/*
|
|
|
|
* 32 byte aligned loop, even number of (actually 2) bundles
|
|
|
|
*/
|
|
|
|
.Loop: fc.i r24 // issuable on M0 only
|
|
|
|
add r24=r21,r24 // we flush "stride size" bytes per iteration
|
|
|
|
nop.i 0
|
2005-04-17 06:20:36 +08:00
|
|
|
br.cloop.sptk.few .Loop
|
|
|
|
;;
|
|
|
|
sync.i
|
|
|
|
;;
|
|
|
|
srlz.i
|
|
|
|
;;
|
2005-06-03 20:36:00 +08:00
|
|
|
mov ar.lc=r3 // restore ar.lc
|
2005-04-17 06:20:36 +08:00
|
|
|
br.ret.sptk.many rp
|
|
|
|
END(flush_icache_range)
|