2019-01-22 02:10:19 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2015-06-02 22:34:37 +08:00
|
|
|
/*
|
|
|
|
* Driver for the Texas Instruments DP83867 PHY
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Texas Instruments Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/ethtool.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/mii.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/phy.h>
|
2019-02-25 17:15:10 +08:00
|
|
|
#include <linux/delay.h>
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
#include <dt-bindings/net/ti-dp83867.h>
|
|
|
|
|
|
|
|
#define DP83867_PHY_ID 0x2000a231
|
|
|
|
#define DP83867_DEVADDR 0x1f
|
|
|
|
|
|
|
|
#define MII_DP83867_PHYCTRL 0x10
|
|
|
|
#define MII_DP83867_MICR 0x12
|
|
|
|
#define MII_DP83867_ISR 0x13
|
|
|
|
#define DP83867_CTRL 0x1f
|
2017-01-06 04:48:07 +08:00
|
|
|
#define DP83867_CFG3 0x1e
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
/* Extended Registers */
|
2017-02-07 13:20:23 +08:00
|
|
|
#define DP83867_CFG4 0x0031
|
2015-06-02 22:34:37 +08:00
|
|
|
#define DP83867_RGMIICTL 0x0032
|
2017-02-07 13:20:24 +08:00
|
|
|
#define DP83867_STRAP_STS1 0x006E
|
2015-06-02 22:34:37 +08:00
|
|
|
#define DP83867_RGMIIDCTL 0x0086
|
2016-10-18 19:20:18 +08:00
|
|
|
#define DP83867_IO_MUX_CFG 0x0170
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
#define DP83867_SW_RESET BIT(15)
|
|
|
|
#define DP83867_SW_RESTART BIT(14)
|
|
|
|
|
|
|
|
/* MICR Interrupt bits */
|
|
|
|
#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
|
|
|
|
#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
|
|
|
|
#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
|
|
|
|
#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
|
|
|
|
#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
|
|
|
|
#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
|
|
|
|
#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
|
|
|
|
#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
|
|
|
|
#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
|
|
|
|
#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
|
|
|
|
#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
|
|
|
|
#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
|
|
|
|
|
|
|
|
/* RGMIICTL bits */
|
|
|
|
#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
|
|
|
|
#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
|
|
|
|
|
2017-02-07 13:20:24 +08:00
|
|
|
/* STRAP_STS1 bits */
|
|
|
|
#define DP83867_STRAP_STS1_RESERVED BIT(11)
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
/* PHY CTRL bits */
|
|
|
|
#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
|
2016-07-02 04:35:03 +08:00
|
|
|
#define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14)
|
2017-02-07 13:20:24 +08:00
|
|
|
#define DP83867_PHYCR_RESERVED_MASK BIT(11)
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
/* RGMIIDCTL bits */
|
|
|
|
#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
|
|
|
|
|
2016-10-18 19:20:18 +08:00
|
|
|
/* IO_MUX_CFG bits */
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
|
|
|
|
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
|
2018-02-15 00:07:11 +08:00
|
|
|
#define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK (0x1f << 8)
|
|
|
|
#define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
|
2016-10-18 19:20:18 +08:00
|
|
|
|
2017-02-07 13:20:23 +08:00
|
|
|
/* CFG4 bits */
|
|
|
|
#define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
|
|
|
|
|
|
|
|
enum {
|
|
|
|
DP83867_PORT_MIRROING_KEEP,
|
|
|
|
DP83867_PORT_MIRROING_EN,
|
|
|
|
DP83867_PORT_MIRROING_DIS,
|
|
|
|
};
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
struct dp83867_private {
|
|
|
|
int rx_id_delay;
|
|
|
|
int tx_id_delay;
|
|
|
|
int fifo_depth;
|
2016-10-18 19:20:18 +08:00
|
|
|
int io_impedance;
|
2017-02-07 13:20:23 +08:00
|
|
|
int port_mirroring;
|
2017-07-04 18:53:24 +08:00
|
|
|
bool rxctrl_strap_quirk;
|
2018-02-15 00:07:11 +08:00
|
|
|
int clk_output_sel;
|
2015-06-02 22:34:37 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static int dp83867_ack_interrupt(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int err = phy_read(phydev, MII_DP83867_ISR);
|
|
|
|
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dp83867_config_intr(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int micr_status;
|
|
|
|
|
|
|
|
if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
|
|
|
|
micr_status = phy_read(phydev, MII_DP83867_MICR);
|
|
|
|
if (micr_status < 0)
|
|
|
|
return micr_status;
|
|
|
|
|
|
|
|
micr_status |=
|
|
|
|
(MII_DP83867_MICR_AN_ERR_INT_EN |
|
|
|
|
MII_DP83867_MICR_SPEED_CHNG_INT_EN |
|
2017-01-06 04:48:07 +08:00
|
|
|
MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
|
|
|
|
MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
|
2015-06-02 22:34:37 +08:00
|
|
|
MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
|
|
|
|
MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
|
|
|
|
|
|
|
|
return phy_write(phydev, MII_DP83867_MICR, micr_status);
|
|
|
|
}
|
|
|
|
|
|
|
|
micr_status = 0x0;
|
|
|
|
return phy_write(phydev, MII_DP83867_MICR, micr_status);
|
|
|
|
}
|
|
|
|
|
2017-02-07 13:20:23 +08:00
|
|
|
static int dp83867_config_port_mirroring(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867 =
|
|
|
|
(struct dp83867_private *)phydev->priv;
|
|
|
|
|
|
|
|
if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
|
2019-02-06 14:38:43 +08:00
|
|
|
phy_set_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
|
|
|
|
DP83867_CFG4_PORT_MIRROR_EN);
|
2017-02-07 13:20:23 +08:00
|
|
|
else
|
2019-02-06 14:38:43 +08:00
|
|
|
phy_clear_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
|
|
|
|
DP83867_CFG4_PORT_MIRROR_EN);
|
2017-02-07 13:20:23 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
#ifdef CONFIG_OF_MDIO
|
|
|
|
static int dp83867_of_init(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867 = phydev->priv;
|
2016-01-07 03:11:16 +08:00
|
|
|
struct device *dev = &phydev->mdio.dev;
|
2015-06-02 22:34:37 +08:00
|
|
|
struct device_node *of_node = dev->of_node;
|
|
|
|
int ret;
|
|
|
|
|
2015-12-07 11:38:58 +08:00
|
|
|
if (!of_node)
|
2015-06-02 22:34:37 +08:00
|
|
|
return -ENODEV;
|
|
|
|
|
2016-10-18 19:20:18 +08:00
|
|
|
dp83867->io_impedance = -EINVAL;
|
|
|
|
|
|
|
|
/* Optional configuration */
|
2018-02-15 00:07:11 +08:00
|
|
|
ret = of_property_read_u32(of_node, "ti,clk-output-sel",
|
|
|
|
&dp83867->clk_output_sel);
|
|
|
|
if (ret || dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK)
|
|
|
|
/* Keep the default value if ti,clk-output-sel is not set
|
|
|
|
* or too high
|
|
|
|
*/
|
|
|
|
dp83867->clk_output_sel = DP83867_CLK_O_SEL_REF_CLK;
|
|
|
|
|
2016-10-18 19:20:18 +08:00
|
|
|
if (of_property_read_bool(of_node, "ti,max-output-impedance"))
|
|
|
|
dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
|
|
|
|
else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
|
|
|
|
dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
|
|
|
|
|
2017-07-04 18:53:24 +08:00
|
|
|
dp83867->rxctrl_strap_quirk = of_property_read_bool(of_node,
|
|
|
|
"ti,dp83867-rxctrl-strap-quirk");
|
|
|
|
|
2015-06-09 03:30:55 +08:00
|
|
|
ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
|
2015-06-02 22:34:37 +08:00
|
|
|
&dp83867->rx_id_delay);
|
2017-01-13 22:32:34 +08:00
|
|
|
if (ret &&
|
|
|
|
(phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
|
2015-06-02 22:34:37 +08:00
|
|
|
return ret;
|
|
|
|
|
2015-06-09 03:30:55 +08:00
|
|
|
ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
|
2015-06-02 22:34:37 +08:00
|
|
|
&dp83867->tx_id_delay);
|
2017-01-13 22:32:34 +08:00
|
|
|
if (ret &&
|
|
|
|
(phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
|
2015-06-02 22:34:37 +08:00
|
|
|
return ret;
|
|
|
|
|
2017-02-07 13:20:23 +08:00
|
|
|
if (of_property_read_bool(of_node, "enet-phy-lane-swap"))
|
|
|
|
dp83867->port_mirroring = DP83867_PORT_MIRROING_EN;
|
|
|
|
|
|
|
|
if (of_property_read_bool(of_node, "enet-phy-lane-no-swap"))
|
|
|
|
dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS;
|
|
|
|
|
2015-07-24 14:16:10 +08:00
|
|
|
return of_property_read_u32(of_node, "ti,fifo-depth",
|
2015-06-02 22:34:37 +08:00
|
|
|
&dp83867->fifo_depth);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static int dp83867_of_init(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_OF_MDIO */
|
|
|
|
|
|
|
|
static int dp83867_config_init(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867;
|
2017-02-07 13:20:24 +08:00
|
|
|
int ret, val, bs;
|
2016-07-02 04:35:03 +08:00
|
|
|
u16 delay;
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
if (!phydev->priv) {
|
2016-01-07 03:11:16 +08:00
|
|
|
dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
|
2015-06-02 22:34:37 +08:00
|
|
|
GFP_KERNEL);
|
|
|
|
if (!dp83867)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
phydev->priv = dp83867;
|
|
|
|
ret = dp83867_of_init(phydev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
} else {
|
|
|
|
dp83867 = (struct dp83867_private *)phydev->priv;
|
|
|
|
}
|
|
|
|
|
2017-07-04 18:53:24 +08:00
|
|
|
/* RX_DV/RX_CTRL strapped in mode 1 or mode 2 workaround */
|
2019-02-06 14:38:43 +08:00
|
|
|
if (dp83867->rxctrl_strap_quirk)
|
|
|
|
phy_clear_bits_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4,
|
|
|
|
BIT(7));
|
2017-07-04 18:53:24 +08:00
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
if (phy_interface_is_rgmii(phydev)) {
|
2016-07-02 04:35:03 +08:00
|
|
|
val = phy_read(phydev, MII_DP83867_PHYCTRL);
|
|
|
|
if (val < 0)
|
|
|
|
return val;
|
|
|
|
val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
|
|
|
|
val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
|
2017-02-07 13:20:24 +08:00
|
|
|
|
|
|
|
/* The code below checks if "port mirroring" N/A MODE4 has been
|
|
|
|
* enabled during power on bootstrap.
|
|
|
|
*
|
|
|
|
* Such N/A mode enabled by mistake can put PHY IC in some
|
|
|
|
* internal testing mode and disable RGMII transmission.
|
|
|
|
*
|
|
|
|
* In this particular case one needs to check STRAP_STS1
|
|
|
|
* register's bit 11 (marked as RESERVED).
|
|
|
|
*/
|
|
|
|
|
2017-03-22 00:36:53 +08:00
|
|
|
bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
|
2017-02-07 13:20:24 +08:00
|
|
|
if (bs & DP83867_STRAP_STS1_RESERVED)
|
|
|
|
val &= ~DP83867_PHYCR_RESERVED_MASK;
|
|
|
|
|
2016-07-02 04:35:03 +08:00
|
|
|
ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
|
2015-06-02 22:34:37 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-07-22 01:06:45 +08:00
|
|
|
if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
|
2015-06-02 22:34:37 +08:00
|
|
|
(phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
|
2017-03-22 00:36:53 +08:00
|
|
|
val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
|
|
|
|
val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
|
|
|
|
val |= DP83867_RGMII_TX_CLK_DELAY_EN;
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
|
|
|
|
val |= DP83867_RGMII_RX_CLK_DELAY_EN;
|
|
|
|
|
2017-03-22 00:36:53 +08:00
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
|
2015-06-02 22:34:37 +08:00
|
|
|
|
|
|
|
delay = (dp83867->rx_id_delay |
|
|
|
|
(dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
|
|
|
|
|
2017-03-22 00:36:53 +08:00
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL,
|
|
|
|
delay);
|
2016-10-18 19:20:18 +08:00
|
|
|
|
2019-02-06 14:38:43 +08:00
|
|
|
if (dp83867->io_impedance >= 0)
|
|
|
|
phy_modify_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG,
|
|
|
|
DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL,
|
|
|
|
dp83867->io_impedance &
|
|
|
|
DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL);
|
2015-06-02 22:34:37 +08:00
|
|
|
}
|
|
|
|
|
2017-01-06 04:48:07 +08:00
|
|
|
/* Enable Interrupt output INT_OE in CFG3 register */
|
|
|
|
if (phy_interrupt_is_valid(phydev)) {
|
|
|
|
val = phy_read(phydev, DP83867_CFG3);
|
|
|
|
val |= BIT(7);
|
|
|
|
phy_write(phydev, DP83867_CFG3, val);
|
|
|
|
}
|
|
|
|
|
2017-02-07 13:20:23 +08:00
|
|
|
if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP)
|
|
|
|
dp83867_config_port_mirroring(phydev);
|
|
|
|
|
2018-02-15 00:07:11 +08:00
|
|
|
/* Clock output selection if muxing property is set */
|
2019-02-06 14:38:43 +08:00
|
|
|
if (dp83867->clk_output_sel != DP83867_CLK_O_SEL_REF_CLK)
|
|
|
|
phy_modify_mmd(phydev, DP83867_DEVADDR, DP83867_IO_MUX_CFG,
|
|
|
|
DP83867_IO_MUX_CFG_CLK_O_SEL_MASK,
|
|
|
|
dp83867->clk_output_sel <<
|
|
|
|
DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT);
|
2018-02-15 00:07:11 +08:00
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dp83867_phy_reset(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int err;
|
|
|
|
|
|
|
|
err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
|
|
|
|
if (err < 0)
|
|
|
|
return err;
|
|
|
|
|
2019-02-25 17:15:10 +08:00
|
|
|
usleep_range(10, 20);
|
|
|
|
|
2015-06-02 22:34:37 +08:00
|
|
|
return dp83867_config_init(phydev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct phy_driver dp83867_driver[] = {
|
|
|
|
{
|
|
|
|
.phy_id = DP83867_PHY_ID,
|
|
|
|
.phy_id_mask = 0xfffffff0,
|
|
|
|
.name = "TI DP83867",
|
|
|
|
.features = PHY_GBIT_FEATURES,
|
|
|
|
|
|
|
|
.config_init = dp83867_config_init,
|
|
|
|
.soft_reset = dp83867_phy_reset,
|
|
|
|
|
|
|
|
/* IRQ related */
|
|
|
|
.ack_interrupt = dp83867_ack_interrupt,
|
|
|
|
.config_intr = dp83867_config_intr,
|
|
|
|
|
|
|
|
.suspend = genphy_suspend,
|
|
|
|
.resume = genphy_resume,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
module_phy_driver(dp83867_driver);
|
|
|
|
|
|
|
|
static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
|
|
|
|
{ DP83867_PHY_ID, 0xfffffff0 },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
|
|
|
|
MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
|
2019-01-22 02:10:19 +08:00
|
|
|
MODULE_LICENSE("GPL v2");
|