2019-05-29 01:10:04 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2012-01-06 18:43:22 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __MACH_TEGRA_IRAMMAP_H
|
|
|
|
#define __MACH_TEGRA_IRAMMAP_H
|
|
|
|
|
2019-05-15 06:46:51 +08:00
|
|
|
#include <linux/sizes.h>
|
2012-01-06 18:43:22 +08:00
|
|
|
|
|
|
|
/* The first 1K of IRAM is permanently reserved for the CPU reset handler */
|
|
|
|
#define TEGRA_IRAM_RESET_HANDLER_OFFSET 0
|
|
|
|
#define TEGRA_IRAM_RESET_HANDLER_SIZE SZ_1K
|
|
|
|
|
2013-08-21 06:19:15 +08:00
|
|
|
/*
|
|
|
|
* This area is used for LPx resume vector, only while LPx power state is
|
|
|
|
* active. At other times, the AVP may use this area for arbitrary purposes
|
|
|
|
*/
|
|
|
|
#define TEGRA_IRAM_LPx_RESUME_AREA (TEGRA_IRAM_BASE + SZ_4K)
|
|
|
|
|
2012-01-06 18:43:22 +08:00
|
|
|
#endif
|