2010-07-03 06:25:03 +08:00
|
|
|
/*
|
|
|
|
* P1022DS board specific routines
|
|
|
|
*
|
|
|
|
* Authors: Travis Wheatley <travis.wheatley@freescale.com>
|
|
|
|
* Dave Liu <daveliu@freescale.com>
|
|
|
|
* Timur Tabi <timur@freescale.com>
|
|
|
|
*
|
|
|
|
* Copyright 2010 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* This file is taken from the Freescale P1022DS BSP, with modifications:
|
|
|
|
* 2) No AMP support
|
|
|
|
* 3) No PCI endpoint support
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/of_platform.h>
|
2010-09-01 00:39:25 +08:00
|
|
|
#include <linux/memblock.h>
|
2010-10-07 17:36:43 +08:00
|
|
|
#include <asm/div64.h>
|
2010-07-03 06:25:03 +08:00
|
|
|
#include <asm/mpic.h>
|
|
|
|
#include <asm/swiotlb.h>
|
|
|
|
|
|
|
|
#include <sysdev/fsl_soc.h>
|
|
|
|
#include <sysdev/fsl_pci.h>
|
2011-12-12 06:49:14 +08:00
|
|
|
#include <asm/udbg.h>
|
2010-10-07 17:36:43 +08:00
|
|
|
#include <asm/fsl_guts.h>
|
2011-12-02 14:27:58 +08:00
|
|
|
#include "smp.h"
|
2010-10-07 17:36:43 +08:00
|
|
|
|
2011-11-18 01:56:16 +08:00
|
|
|
#include "mpc85xx.h"
|
|
|
|
|
2010-10-07 17:36:43 +08:00
|
|
|
#if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Board-specific initialization of the DIU. This code should probably be
|
|
|
|
* executed when the DIU is opened, rather than in arch code, but the DIU
|
|
|
|
* driver does not have a mechanism for this (yet).
|
|
|
|
*
|
|
|
|
* This is especially problematic on the P1022DS because the local bus (eLBC)
|
|
|
|
* and the DIU video signals share the same pins, which means that enabling the
|
|
|
|
* DIU will disable access to NOR flash.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* DIU Pixel Clock bits of the CLKDVDR Global Utilities register */
|
|
|
|
#define CLKDVDR_PXCKEN 0x80000000
|
|
|
|
#define CLKDVDR_PXCKINV 0x10000000
|
|
|
|
#define CLKDVDR_PXCKDLY 0x06000000
|
|
|
|
#define CLKDVDR_PXCLK_MASK 0x00FF0000
|
|
|
|
|
|
|
|
/* Some ngPIXIS register definitions */
|
|
|
|
#define PX_BRDCFG1_DVIEN 0x80
|
|
|
|
#define PX_BRDCFG1_DFPEN 0x40
|
|
|
|
#define PX_BRDCFG1_BACKLIGHT 0x20
|
|
|
|
#define PX_BRDCFG1_DDCEN 0x10
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DIU Area Descriptor
|
|
|
|
*
|
|
|
|
* Note that we need to byte-swap the value before it's written to the AD
|
|
|
|
* register. So even though the registers don't look like they're in the same
|
|
|
|
* bit positions as they are on the MPC8610, the same value is written to the
|
|
|
|
* AD register on the MPC8610 and on the P1022.
|
|
|
|
*/
|
|
|
|
#define AD_BYTE_F 0x10000000
|
|
|
|
#define AD_ALPHA_C_MASK 0x0E000000
|
|
|
|
#define AD_ALPHA_C_SHIFT 25
|
|
|
|
#define AD_BLUE_C_MASK 0x01800000
|
|
|
|
#define AD_BLUE_C_SHIFT 23
|
|
|
|
#define AD_GREEN_C_MASK 0x00600000
|
|
|
|
#define AD_GREEN_C_SHIFT 21
|
|
|
|
#define AD_RED_C_MASK 0x00180000
|
|
|
|
#define AD_RED_C_SHIFT 19
|
|
|
|
#define AD_PALETTE 0x00040000
|
|
|
|
#define AD_PIXEL_S_MASK 0x00030000
|
|
|
|
#define AD_PIXEL_S_SHIFT 16
|
|
|
|
#define AD_COMP_3_MASK 0x0000F000
|
|
|
|
#define AD_COMP_3_SHIFT 12
|
|
|
|
#define AD_COMP_2_MASK 0x00000F00
|
|
|
|
#define AD_COMP_2_SHIFT 8
|
|
|
|
#define AD_COMP_1_MASK 0x000000F0
|
|
|
|
#define AD_COMP_1_SHIFT 4
|
|
|
|
#define AD_COMP_0_MASK 0x0000000F
|
|
|
|
#define AD_COMP_0_SHIFT 0
|
|
|
|
|
|
|
|
#define MAKE_AD(alpha, red, blue, green, size, c0, c1, c2, c3) \
|
|
|
|
cpu_to_le32(AD_BYTE_F | (alpha << AD_ALPHA_C_SHIFT) | \
|
|
|
|
(blue << AD_BLUE_C_SHIFT) | (green << AD_GREEN_C_SHIFT) | \
|
|
|
|
(red << AD_RED_C_SHIFT) | (c3 << AD_COMP_3_SHIFT) | \
|
|
|
|
(c2 << AD_COMP_2_SHIFT) | (c1 << AD_COMP_1_SHIFT) | \
|
|
|
|
(c0 << AD_COMP_0_SHIFT) | (size << AD_PIXEL_S_SHIFT))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* p1022ds_get_pixel_format: return the Area Descriptor for a given pixel depth
|
|
|
|
*
|
|
|
|
* The Area Descriptor is a 32-bit value that determine which bits in each
|
|
|
|
* pixel are to be used for each color.
|
|
|
|
*/
|
2011-07-10 04:38:14 +08:00
|
|
|
static u32 p1022ds_get_pixel_format(enum fsl_diu_monitor_port port,
|
|
|
|
unsigned int bits_per_pixel)
|
2010-10-07 17:36:43 +08:00
|
|
|
{
|
|
|
|
switch (bits_per_pixel) {
|
|
|
|
case 32:
|
|
|
|
/* 0x88883316 */
|
|
|
|
return MAKE_AD(3, 2, 0, 1, 3, 8, 8, 8, 8);
|
|
|
|
case 24:
|
|
|
|
/* 0x88082219 */
|
|
|
|
return MAKE_AD(4, 0, 1, 2, 2, 0, 8, 8, 8);
|
|
|
|
case 16:
|
|
|
|
/* 0x65053118 */
|
|
|
|
return MAKE_AD(4, 2, 1, 0, 1, 5, 6, 5, 0);
|
|
|
|
default:
|
|
|
|
pr_err("fsl-diu: unsupported pixel depth %u\n", bits_per_pixel);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* p1022ds_set_gamma_table: update the gamma table, if necessary
|
|
|
|
*
|
|
|
|
* On some boards, the gamma table for some ports may need to be modified.
|
|
|
|
* This is not the case on the P1022DS, so we do nothing.
|
|
|
|
*/
|
2011-07-10 04:38:14 +08:00
|
|
|
static void p1022ds_set_gamma_table(enum fsl_diu_monitor_port port,
|
|
|
|
char *gamma_table_base)
|
2010-10-07 17:36:43 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* p1022ds_set_monitor_port: switch the output to a different monitor port
|
|
|
|
*
|
|
|
|
*/
|
2011-07-10 04:38:14 +08:00
|
|
|
static void p1022ds_set_monitor_port(enum fsl_diu_monitor_port port)
|
2010-10-07 17:36:43 +08:00
|
|
|
{
|
powerpc/85xx: clean up FPGA device tree nodes for Freecsale QorIQ boards
Standarize and document the FPGA nodes used on Freescale QorIQ reference
boards. There are different kinds of FPGAs used on the boards, but
only two are currently standard: "pixis", "ngpixis", and "qixis". Although
there are minor differences among the boards that have one kind of FPGA, most
of the functionality is the same, so it makes sense to create common
compatibility strings.
We also need to update the P1022DS platform file, because the compatible
string for its PIXIS node has changed. This means that older kernels are
not compatible with newer device trees. This is not a real problem, however,
since that particular function doesn't work anyway. When the DIU is active,
the PIXIS is in "indirect mode", and so cannot be accessed as a memory-mapped
device.
Signed-off-by: Timur Tabi <timur@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2011-09-16 02:04:13 +08:00
|
|
|
struct device_node *np;
|
2011-06-09 04:01:57 +08:00
|
|
|
void __iomem *pixis;
|
2010-10-07 17:36:43 +08:00
|
|
|
u8 __iomem *brdcfg1;
|
|
|
|
|
powerpc/85xx: clean up FPGA device tree nodes for Freecsale QorIQ boards
Standarize and document the FPGA nodes used on Freescale QorIQ reference
boards. There are different kinds of FPGAs used on the boards, but
only two are currently standard: "pixis", "ngpixis", and "qixis". Although
there are minor differences among the boards that have one kind of FPGA, most
of the functionality is the same, so it makes sense to create common
compatibility strings.
We also need to update the P1022DS platform file, because the compatible
string for its PIXIS node has changed. This means that older kernels are
not compatible with newer device trees. This is not a real problem, however,
since that particular function doesn't work anyway. When the DIU is active,
the PIXIS is in "indirect mode", and so cannot be accessed as a memory-mapped
device.
Signed-off-by: Timur Tabi <timur@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2011-09-16 02:04:13 +08:00
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,p1022ds-fpga");
|
|
|
|
if (!np)
|
|
|
|
/* older device trees used "fsl,p1022ds-pixis" */
|
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,p1022ds-pixis");
|
|
|
|
if (!np) {
|
2010-10-07 17:36:43 +08:00
|
|
|
pr_err("p1022ds: missing ngPIXIS node\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
powerpc/85xx: clean up FPGA device tree nodes for Freecsale QorIQ boards
Standarize and document the FPGA nodes used on Freescale QorIQ reference
boards. There are different kinds of FPGAs used on the boards, but
only two are currently standard: "pixis", "ngpixis", and "qixis". Although
there are minor differences among the boards that have one kind of FPGA, most
of the functionality is the same, so it makes sense to create common
compatibility strings.
We also need to update the P1022DS platform file, because the compatible
string for its PIXIS node has changed. This means that older kernels are
not compatible with newer device trees. This is not a real problem, however,
since that particular function doesn't work anyway. When the DIU is active,
the PIXIS is in "indirect mode", and so cannot be accessed as a memory-mapped
device.
Signed-off-by: Timur Tabi <timur@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2011-09-16 02:04:13 +08:00
|
|
|
pixis = of_iomap(np, 0);
|
2011-06-09 04:01:57 +08:00
|
|
|
if (!pixis) {
|
2010-10-07 17:36:43 +08:00
|
|
|
pr_err("p1022ds: could not map ngPIXIS registers\n");
|
|
|
|
return;
|
|
|
|
}
|
2011-06-09 04:01:57 +08:00
|
|
|
brdcfg1 = pixis + 9; /* BRDCFG1 is at offset 9 in the ngPIXIS */
|
2010-10-07 17:36:43 +08:00
|
|
|
|
2011-07-10 04:38:14 +08:00
|
|
|
switch (port) {
|
|
|
|
case FSL_DIU_PORT_DVI:
|
|
|
|
printk(KERN_INFO "%s:%u\n", __func__, __LINE__);
|
2010-10-07 17:36:43 +08:00
|
|
|
/* Enable the DVI port, disable the DFP and the backlight */
|
|
|
|
clrsetbits_8(brdcfg1, PX_BRDCFG1_DFPEN | PX_BRDCFG1_BACKLIGHT,
|
|
|
|
PX_BRDCFG1_DVIEN);
|
|
|
|
break;
|
2011-07-10 04:38:14 +08:00
|
|
|
case FSL_DIU_PORT_LVDS:
|
|
|
|
printk(KERN_INFO "%s:%u\n", __func__, __LINE__);
|
2010-10-07 17:36:43 +08:00
|
|
|
/* Enable the DFP port, disable the DVI and the backlight */
|
|
|
|
clrsetbits_8(brdcfg1, PX_BRDCFG1_DVIEN | PX_BRDCFG1_BACKLIGHT,
|
|
|
|
PX_BRDCFG1_DFPEN);
|
|
|
|
break;
|
|
|
|
default:
|
2011-07-10 04:38:14 +08:00
|
|
|
pr_err("p1022ds: unsupported monitor port %i\n", port);
|
2010-10-07 17:36:43 +08:00
|
|
|
}
|
2011-06-09 04:01:57 +08:00
|
|
|
|
|
|
|
iounmap(pixis);
|
2010-10-07 17:36:43 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* p1022ds_set_pixel_clock: program the DIU's clock
|
|
|
|
*
|
|
|
|
* @pixclock: the wavelength, in picoseconds, of the clock
|
|
|
|
*/
|
|
|
|
void p1022ds_set_pixel_clock(unsigned int pixclock)
|
|
|
|
{
|
|
|
|
struct device_node *guts_np = NULL;
|
|
|
|
struct ccsr_guts_85xx __iomem *guts;
|
|
|
|
unsigned long freq;
|
|
|
|
u64 temp;
|
|
|
|
u32 pxclk;
|
|
|
|
|
|
|
|
/* Map the global utilities registers. */
|
|
|
|
guts_np = of_find_compatible_node(NULL, NULL, "fsl,p1022-guts");
|
|
|
|
if (!guts_np) {
|
|
|
|
pr_err("p1022ds: missing global utilties device node\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
guts = of_iomap(guts_np, 0);
|
|
|
|
of_node_put(guts_np);
|
|
|
|
if (!guts) {
|
|
|
|
pr_err("p1022ds: could not map global utilties device\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Convert pixclock from a wavelength to a frequency */
|
|
|
|
temp = 1000000000000ULL;
|
|
|
|
do_div(temp, pixclock);
|
|
|
|
freq = temp;
|
|
|
|
|
2011-06-24 03:48:54 +08:00
|
|
|
/*
|
|
|
|
* 'pxclk' is the ratio of the platform clock to the pixel clock.
|
|
|
|
* This number is programmed into the CLKDVDR register, and the valid
|
|
|
|
* range of values is 2-255.
|
|
|
|
*/
|
2010-10-07 17:36:43 +08:00
|
|
|
pxclk = DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq);
|
2011-06-24 03:48:54 +08:00
|
|
|
pxclk = clamp_t(u32, pxclk, 2, 255);
|
2010-10-07 17:36:43 +08:00
|
|
|
|
|
|
|
/* Disable the pixel clock, and set it to non-inverted and no delay */
|
|
|
|
clrbits32(&guts->clkdvdr,
|
|
|
|
CLKDVDR_PXCKEN | CLKDVDR_PXCKDLY | CLKDVDR_PXCLK_MASK);
|
|
|
|
|
|
|
|
/* Enable the clock and set the pxclk */
|
|
|
|
setbits32(&guts->clkdvdr, CLKDVDR_PXCKEN | (pxclk << 16));
|
2011-06-09 04:01:57 +08:00
|
|
|
|
|
|
|
iounmap(guts);
|
2010-10-07 17:36:43 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2011-07-10 04:38:14 +08:00
|
|
|
* p1022ds_valid_monitor_port: set the monitor port for sysfs
|
2010-10-07 17:36:43 +08:00
|
|
|
*/
|
2011-07-10 04:38:14 +08:00
|
|
|
enum fsl_diu_monitor_port
|
|
|
|
p1022ds_valid_monitor_port(enum fsl_diu_monitor_port port)
|
2010-10-07 17:36:43 +08:00
|
|
|
{
|
2011-07-10 04:38:14 +08:00
|
|
|
switch (port) {
|
|
|
|
case FSL_DIU_PORT_DVI:
|
|
|
|
case FSL_DIU_PORT_LVDS:
|
|
|
|
return port;
|
|
|
|
default:
|
|
|
|
return FSL_DIU_PORT_DVI; /* Dual-link LVDS is not supported */
|
|
|
|
}
|
2010-10-07 17:36:43 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
2010-07-03 06:25:03 +08:00
|
|
|
|
|
|
|
void __init p1022_ds_pic_init(void)
|
|
|
|
{
|
2011-12-02 14:28:02 +08:00
|
|
|
struct mpic *mpic = mpic_alloc(NULL, 0,
|
2011-12-02 14:28:03 +08:00
|
|
|
MPIC_WANTS_RESET |
|
2010-07-03 06:25:03 +08:00
|
|
|
MPIC_BIG_ENDIAN | MPIC_BROKEN_FRR_NIRQS |
|
|
|
|
MPIC_SINGLE_DEST_CPU,
|
|
|
|
0, 256, " OpenPIC ");
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
mpic_init(mpic);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup the architecture
|
|
|
|
*/
|
|
|
|
static void __init p1022_ds_setup_arch(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
struct device_node *np;
|
|
|
|
#endif
|
|
|
|
dma_addr_t max = 0xffffffff;
|
|
|
|
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("p1022_ds_setup_arch()", 0);
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
for_each_compatible_node(np, "pci", "fsl,p1022-pcie") {
|
|
|
|
struct resource rsrc;
|
|
|
|
struct pci_controller *hose;
|
|
|
|
|
|
|
|
of_address_to_resource(np, 0, &rsrc);
|
|
|
|
|
|
|
|
if ((rsrc.start & 0xfffff) == 0x8000)
|
|
|
|
fsl_add_bridge(np, 1);
|
|
|
|
else
|
|
|
|
fsl_add_bridge(np, 0);
|
|
|
|
|
|
|
|
hose = pci_find_hose_for_OF_device(np);
|
|
|
|
max = min(max, hose->dma_window_base_cur +
|
|
|
|
hose->dma_window_size);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-10-07 17:36:43 +08:00
|
|
|
#if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
|
|
|
|
diu_ops.get_pixel_format = p1022ds_get_pixel_format;
|
|
|
|
diu_ops.set_gamma_table = p1022ds_set_gamma_table;
|
|
|
|
diu_ops.set_monitor_port = p1022ds_set_monitor_port;
|
|
|
|
diu_ops.set_pixel_clock = p1022ds_set_pixel_clock;
|
2011-07-10 04:38:14 +08:00
|
|
|
diu_ops.valid_monitor_port = p1022ds_valid_monitor_port;
|
2010-10-07 17:36:43 +08:00
|
|
|
#endif
|
|
|
|
|
2010-07-03 06:25:03 +08:00
|
|
|
mpc85xx_smp_init();
|
|
|
|
|
|
|
|
#ifdef CONFIG_SWIOTLB
|
2010-09-01 00:39:25 +08:00
|
|
|
if (memblock_end_of_DRAM() > max) {
|
2010-07-03 06:25:03 +08:00
|
|
|
ppc_swiotlb_enable = 1;
|
|
|
|
set_pci_dma_ops(&swiotlb_dma_ops);
|
|
|
|
ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
pr_info("Freescale P1022 DS reference board\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct of_device_id __initdata p1022_ds_ids[] = {
|
2010-08-20 05:28:12 +08:00
|
|
|
/* So that the DMA channel nodes can be probed individually: */
|
|
|
|
{ .compatible = "fsl,eloplus-dma", },
|
2010-07-03 06:25:03 +08:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init p1022_ds_publish_devices(void)
|
|
|
|
{
|
2011-11-18 01:56:17 +08:00
|
|
|
mpc85xx_common_publish_devices();
|
2010-07-03 06:25:03 +08:00
|
|
|
return of_platform_bus_probe(NULL, p1022_ds_ids, NULL);
|
|
|
|
}
|
|
|
|
machine_device_initcall(p1022_ds, p1022_ds_publish_devices);
|
|
|
|
|
|
|
|
machine_arch_initcall(p1022_ds, swiotlb_setup_bus_notifier);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Called very early, device-tree isn't unflattened
|
|
|
|
*/
|
|
|
|
static int __init p1022_ds_probe(void)
|
|
|
|
{
|
|
|
|
unsigned long root = of_get_flat_dt_root();
|
|
|
|
|
|
|
|
return of_flat_dt_is_compatible(root, "fsl,p1022ds");
|
|
|
|
}
|
|
|
|
|
|
|
|
define_machine(p1022_ds) {
|
|
|
|
.name = "P1022 DS",
|
|
|
|
.probe = p1022_ds_probe,
|
|
|
|
.setup_arch = p1022_ds_setup_arch,
|
|
|
|
.init_IRQ = p1022_ds_pic_init,
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
|
|
|
#endif
|
|
|
|
.get_irq = mpic_get_irq,
|
|
|
|
.restart = fsl_rstcr_restart,
|
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
|
|
|
};
|