2013-10-08 12:50:06 +08:00
|
|
|
/dts-v1/;
|
|
|
|
|
|
|
|
#include "tegra124.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "NVIDIA Tegra124 Venice2";
|
|
|
|
compatible = "nvidia,venice2", "nvidia,tegra124";
|
|
|
|
|
|
|
|
memory {
|
|
|
|
reg = <0x80000000 0x80000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2013-11-19 00:00:35 +08:00
|
|
|
pwm: pwm@7000a000 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2013-12-04 07:44:35 +08:00
|
|
|
i2c@7000c000 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
2013-12-04 08:26:12 +08:00
|
|
|
|
|
|
|
acodec: audio-codec@10 {
|
|
|
|
compatible = "maxim,max98090";
|
|
|
|
reg = <0x10>;
|
|
|
|
interrupt-parent = <&gpio>;
|
|
|
|
interrupts = <TEGRA_GPIO(H, 4) GPIO_ACTIVE_HIGH>;
|
|
|
|
};
|
2013-12-04 07:44:35 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c400 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c500 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c700 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000d000 {
|
|
|
|
status = "okay";
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
|
|
|
|
2013-10-08 12:50:06 +08:00
|
|
|
pmc@7000e400 {
|
|
|
|
nvidia,invert-interrupt;
|
2013-10-11 17:58:39 +08:00
|
|
|
nvidia,suspend-mode = <1>;
|
|
|
|
nvidia,cpu-pwr-good-time = <500>;
|
|
|
|
nvidia,cpu-pwr-off-time = <300>;
|
|
|
|
nvidia,core-pwr-good-time = <641 3845>;
|
|
|
|
nvidia,core-pwr-off-time = <61036>;
|
|
|
|
nvidia,core-power-req-active-high;
|
|
|
|
nvidia,sys-clock-req-active-high;
|
2013-10-08 12:50:06 +08:00
|
|
|
};
|
2013-10-08 15:47:40 +08:00
|
|
|
|
2013-11-01 07:23:05 +08:00
|
|
|
sdhci@700b0400 {
|
|
|
|
cd-gpios = <&gpio TEGRA_GPIO(V, 2) GPIO_ACTIVE_HIGH>;
|
|
|
|
power-gpios = <&gpio TEGRA_GPIO(R, 0) GPIO_ACTIVE_HIGH>;
|
|
|
|
status = "okay";
|
|
|
|
bus-width = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@700b0600 {
|
|
|
|
status = "okay";
|
|
|
|
bus-width = <8>;
|
|
|
|
};
|
|
|
|
|
2013-12-04 08:26:12 +08:00
|
|
|
ahub@70300000 {
|
|
|
|
i2s@70301100 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-10-08 15:47:40 +08:00
|
|
|
clocks {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
clk32k_in: clock@0 {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
reg=<0>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
};
|
|
|
|
};
|
2013-12-04 08:26:12 +08:00
|
|
|
|
|
|
|
sound {
|
|
|
|
compatible = "nvidia,tegra-audio-max98090-venice2",
|
|
|
|
"nvidia,tegra-audio-max98090";
|
|
|
|
nvidia,model = "NVIDIA Tegra Venice2";
|
|
|
|
|
|
|
|
nvidia,audio-routing =
|
|
|
|
"Headphones", "HPR",
|
|
|
|
"Headphones", "HPL",
|
|
|
|
"Speakers", "SPKR",
|
|
|
|
"Speakers", "SPKL",
|
|
|
|
"Mic Jack", "MICBIAS",
|
|
|
|
"IN34", "Mic Jack";
|
|
|
|
|
|
|
|
nvidia,i2s-controller = <&tegra_i2s1>;
|
|
|
|
nvidia,audio-codec = <&acodec>;
|
|
|
|
|
|
|
|
clocks = <&tegra_car TEGRA124_CLK_PLL_A>,
|
|
|
|
<&tegra_car TEGRA124_CLK_PLL_A_OUT0>,
|
|
|
|
<&tegra_car TEGRA124_CLK_EXTERN1>;
|
|
|
|
clock-names = "pll_a", "pll_a_out0", "mclk";
|
|
|
|
};
|
2013-10-08 12:50:06 +08:00
|
|
|
};
|