2008-09-23 15:05:54 +08:00
|
|
|
/*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 David Daney
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/sched.h>
|
|
|
|
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/watch.h>
|
|
|
|
|
|
|
|
/*
|
2013-01-22 19:59:30 +08:00
|
|
|
* Install the watch registers for the current thread. A maximum of
|
2008-09-23 15:05:54 +08:00
|
|
|
* four registers are installed although the machine may have more.
|
|
|
|
*/
|
2016-03-02 06:19:36 +08:00
|
|
|
void mips_install_watch_registers(struct task_struct *t)
|
2008-09-23 15:05:54 +08:00
|
|
|
{
|
2016-03-02 06:19:36 +08:00
|
|
|
struct mips3264_watch_reg_state *watches = &t->thread.watch.mips3264;
|
2018-01-02 19:31:21 +08:00
|
|
|
unsigned int watchhi = MIPS_WATCHHI_G | /* Trap all ASIDs */
|
|
|
|
MIPS_WATCHHI_IRW; /* Clear result bits */
|
|
|
|
|
2008-09-23 15:05:54 +08:00
|
|
|
switch (current_cpu_data.watch_reg_use_cnt) {
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
case 4:
|
|
|
|
write_c0_watchlo3(watches->watchlo[3]);
|
2018-01-02 19:31:21 +08:00
|
|
|
write_c0_watchhi3(watchhi | watches->watchhi[3]);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 3:
|
|
|
|
write_c0_watchlo2(watches->watchlo[2]);
|
2018-01-02 19:31:21 +08:00
|
|
|
write_c0_watchhi2(watchhi | watches->watchhi[2]);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 2:
|
|
|
|
write_c0_watchlo1(watches->watchlo[1]);
|
2018-01-02 19:31:21 +08:00
|
|
|
write_c0_watchhi1(watchhi | watches->watchhi[1]);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 1:
|
|
|
|
write_c0_watchlo0(watches->watchlo[0]);
|
2018-01-02 19:31:21 +08:00
|
|
|
write_c0_watchhi0(watchhi | watches->watchhi[0]);
|
2008-09-23 15:05:54 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read back the watchhi registers so the user space debugger has
|
|
|
|
* access to the I, R, and W bits. A maximum of four registers are
|
|
|
|
* read although the machine may have more.
|
|
|
|
*/
|
|
|
|
void mips_read_watch_registers(void)
|
|
|
|
{
|
|
|
|
struct mips3264_watch_reg_state *watches =
|
|
|
|
¤t->thread.watch.mips3264;
|
2018-01-02 19:31:22 +08:00
|
|
|
unsigned int watchhi_mask = MIPS_WATCHHI_MASK | MIPS_WATCHHI_IRW;
|
|
|
|
|
2008-09-23 15:05:54 +08:00
|
|
|
switch (current_cpu_data.watch_reg_use_cnt) {
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
case 4:
|
2018-01-02 19:31:22 +08:00
|
|
|
watches->watchhi[3] = (read_c0_watchhi3() & watchhi_mask);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 3:
|
2018-01-02 19:31:22 +08:00
|
|
|
watches->watchhi[2] = (read_c0_watchhi2() & watchhi_mask);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 2:
|
2018-01-02 19:31:22 +08:00
|
|
|
watches->watchhi[1] = (read_c0_watchhi1() & watchhi_mask);
|
2008-09-23 15:05:54 +08:00
|
|
|
case 1:
|
2018-01-02 19:31:22 +08:00
|
|
|
watches->watchhi[0] = (read_c0_watchhi0() & watchhi_mask);
|
2008-09-23 15:05:54 +08:00
|
|
|
}
|
|
|
|
if (current_cpu_data.watch_reg_use_cnt == 1 &&
|
2016-03-02 06:19:39 +08:00
|
|
|
(watches->watchhi[0] & MIPS_WATCHHI_IRW) == 0) {
|
2008-09-23 15:05:54 +08:00
|
|
|
/* Pathological case of release 1 architecture that
|
|
|
|
* doesn't set the condition bits. We assume that
|
|
|
|
* since we got here, the watch condition was met and
|
|
|
|
* signal that the conditions requested in watchlo
|
|
|
|
* were met. */
|
2016-03-02 06:19:39 +08:00
|
|
|
watches->watchhi[0] |= (watches->watchlo[0] & MIPS_WATCHHI_IRW);
|
2008-09-23 15:05:54 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2013-01-22 19:59:30 +08:00
|
|
|
* Disable all watch registers. Although only four registers are
|
2008-09-23 15:05:54 +08:00
|
|
|
* installed, all are cleared to eliminate the possibility of endless
|
|
|
|
* looping in the watch handler.
|
|
|
|
*/
|
|
|
|
void mips_clear_watch_registers(void)
|
|
|
|
{
|
|
|
|
switch (current_cpu_data.watch_reg_count) {
|
|
|
|
default:
|
|
|
|
BUG();
|
|
|
|
case 8:
|
|
|
|
write_c0_watchlo7(0);
|
|
|
|
case 7:
|
|
|
|
write_c0_watchlo6(0);
|
|
|
|
case 6:
|
|
|
|
write_c0_watchlo5(0);
|
|
|
|
case 5:
|
|
|
|
write_c0_watchlo4(0);
|
|
|
|
case 4:
|
|
|
|
write_c0_watchlo3(0);
|
|
|
|
case 3:
|
|
|
|
write_c0_watchlo2(0);
|
|
|
|
case 2:
|
|
|
|
write_c0_watchlo1(0);
|
|
|
|
case 1:
|
|
|
|
write_c0_watchlo0(0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
MIPS: Delete __cpuinit/__CPUINIT usage from MIPS code
commit 3747069b25e419f6b51395f48127e9812abc3596 upstream.
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
and are flagged as __cpuinit -- so if we remove the __cpuinit from
the arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
related content into no-ops as early as possible, since that will get
rid of these warnings. In any case, they are temporary and harmless.
Here, we remove all the MIPS __cpuinit from C code and __CPUINIT
from asm files. MIPS is interesting in this respect, because there
are also uasm users hiding behind their own renamed versions of the
__cpuinit macros.
[1] https://lkml.org/lkml/2013/5/20/589
[ralf@linux-mips.org: Folded in Paul's followup fix.]
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/5494/
Patchwork: https://patchwork.linux-mips.org/patch/5495/
Patchwork: https://patchwork.linux-mips.org/patch/5509/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
2013-06-18 21:38:59 +08:00
|
|
|
void mips_probe_watch_registers(struct cpuinfo_mips *c)
|
2008-09-23 15:05:54 +08:00
|
|
|
{
|
|
|
|
unsigned int t;
|
|
|
|
|
|
|
|
if ((c->options & MIPS_CPU_WATCH) == 0)
|
|
|
|
return;
|
|
|
|
/*
|
|
|
|
* Check which of the I,R and W bits are supported, then
|
|
|
|
* disable the register.
|
|
|
|
*/
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchlo0(MIPS_WATCHLO_IRW);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchlo0();
|
|
|
|
write_c0_watchlo0(0);
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[0] = t & MIPS_WATCHLO_IRW;
|
2008-09-23 15:05:54 +08:00
|
|
|
|
|
|
|
/* Write the mask bits and read them back to determine which
|
|
|
|
* can be used. */
|
|
|
|
c->watch_reg_count = 1;
|
|
|
|
c->watch_reg_use_cnt = 1;
|
|
|
|
t = read_c0_watchhi0();
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchhi0(t | MIPS_WATCHHI_MASK);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchhi0();
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[0] |= (t & MIPS_WATCHHI_MASK);
|
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchlo1(MIPS_WATCHLO_IRW);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchlo1();
|
|
|
|
write_c0_watchlo1(0);
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[1] = t & MIPS_WATCHLO_IRW;
|
2008-09-23 15:05:54 +08:00
|
|
|
|
|
|
|
c->watch_reg_count = 2;
|
|
|
|
c->watch_reg_use_cnt = 2;
|
|
|
|
t = read_c0_watchhi1();
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchhi1(t | MIPS_WATCHHI_MASK);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchhi1();
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[1] |= (t & MIPS_WATCHHI_MASK);
|
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchlo2(MIPS_WATCHLO_IRW);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchlo2();
|
|
|
|
write_c0_watchlo2(0);
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[2] = t & MIPS_WATCHLO_IRW;
|
2008-09-23 15:05:54 +08:00
|
|
|
|
|
|
|
c->watch_reg_count = 3;
|
|
|
|
c->watch_reg_use_cnt = 3;
|
|
|
|
t = read_c0_watchhi2();
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchhi2(t | MIPS_WATCHHI_MASK);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchhi2();
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[2] |= (t & MIPS_WATCHHI_MASK);
|
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchlo3(MIPS_WATCHLO_IRW);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchlo3();
|
|
|
|
write_c0_watchlo3(0);
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[3] = t & MIPS_WATCHLO_IRW;
|
2008-09-23 15:05:54 +08:00
|
|
|
|
|
|
|
c->watch_reg_count = 4;
|
|
|
|
c->watch_reg_use_cnt = 4;
|
|
|
|
t = read_c0_watchhi3();
|
2016-03-02 06:19:39 +08:00
|
|
|
write_c0_watchhi3(t | MIPS_WATCHHI_MASK);
|
2013-06-15 23:34:40 +08:00
|
|
|
back_to_back_c0_hazard();
|
2008-09-23 15:05:54 +08:00
|
|
|
t = read_c0_watchhi3();
|
2016-03-02 06:19:39 +08:00
|
|
|
c->watch_reg_masks[3] |= (t & MIPS_WATCHHI_MASK);
|
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
/* We use at most 4, but probe and report up to 8. */
|
|
|
|
c->watch_reg_count = 5;
|
|
|
|
t = read_c0_watchhi4();
|
2016-03-02 06:19:39 +08:00
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
c->watch_reg_count = 6;
|
|
|
|
t = read_c0_watchhi5();
|
2016-03-02 06:19:39 +08:00
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
c->watch_reg_count = 7;
|
|
|
|
t = read_c0_watchhi6();
|
2016-03-02 06:19:39 +08:00
|
|
|
if ((t & MIPS_WATCHHI_M) == 0)
|
2008-09-23 15:05:54 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
c->watch_reg_count = 8;
|
|
|
|
}
|