mirror of https://gitee.com/openkylin/linux.git
drm/amdgpu: revert tile table update for oland
Several users have complained that the tile table update broke Oland
support. Despite several attempts to fix it, the root cause is still
unknown at this point and no solution is available. As it is not
acceptable to leave a known regression breaking a major functionality
in the kernel for several releases, let's just reverse this
optimization for now. It can be implemented again later if and only
if the breakage is understood and fixed.
As there were no complaints for Hainan so far, only the Oland part of
the offending commit is reverted. Optimization is preserved on
Hainan, so this commit isn't an actual revert of the original.
This fixes bug #194761:
https://bugzilla.kernel.org/show_bug.cgi?id=194761
Reviewed-by: Marek Olšák <marek.olsak@amd.com>
Signed-off-by: Jean Delvare <jdelvare@suse.de>
Fixes: f8d9422ef8
("drm/amdgpu: update tile table for oland/hainan")
Cc: Flora Cui <Flora.Cui@amd.com>
Cc: Junwei Zhang <Jerry.Zhang@amd.com>
Cc: Alex Deucher <alexander.deucher@amd.com>
Cc: Marek Olšák <maraeo@gmail.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Cc: stable@vger.kernel.org
This commit is contained in:
parent
47e0cd6b1d
commit
4cf97582b4
|
@ -636,7 +636,194 @@ static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
|
||||||
NUM_BANKS(ADDR_SURF_2_BANK);
|
NUM_BANKS(ADDR_SURF_2_BANK);
|
||||||
for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
|
for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
|
||||||
WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
|
WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
|
||||||
} else if (adev->asic_type == CHIP_OLAND || adev->asic_type == CHIP_HAINAN) {
|
} else if (adev->asic_type == CHIP_OLAND) {
|
||||||
|
tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(split_equal_to_row_size) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(split_equal_to_row_size) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(split_equal_to_row_size) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P4_8x16) |
|
||||||
|
TILE_SPLIT(split_equal_to_row_size) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
|
||||||
|
tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
|
||||||
|
NUM_BANKS(ADDR_SURF_16_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
|
||||||
|
tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
|
||||||
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
|
PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
|
||||||
|
TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
|
||||||
|
NUM_BANKS(ADDR_SURF_8_BANK) |
|
||||||
|
BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
|
||||||
|
BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
|
||||||
|
MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
|
||||||
|
for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
|
||||||
|
WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
|
||||||
|
} else if (adev->asic_type == CHIP_HAINAN) {
|
||||||
tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
|
||||||
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
|
||||||
PIPE_CONFIG(ADDR_SURF_P2) |
|
PIPE_CONFIG(ADDR_SURF_P2) |
|
||||||
|
|
Loading…
Reference in New Issue