mirror of https://gitee.com/openkylin/linux.git
PLLE fixes for 3.15
-----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.11 (GNU/Linux) iQIcBAABAgAGBQJTT8KcAAoJEFFb18rurjwTlF4QAIkOAZJMs6+qOI+u3+zio7Gl ptnMEje9/k4sT5w8z6I0zUddV+S+VKz7xHIb7sB21+iog8E5ug1meSlJY+XlrfB0 YLZk6iaUdvmYuNK7NWYDDZm3vUR8gdOlDCt5nq/YdSoJM3WG0r+9piWha4LeqQVF KCCNHEPV7RlSfFAsmdVi9VIJaFQy/a/uIOqAs2W9Ujuj8kfuPwYbRWXPhwCMoqlu AzDWoS+Y3Dqk4BhGV+wfLk0IQICP3f6JQ2zj08Dtri2PkmgYkxCLoEmgJcqQgpB8 oSF9ps9ZymeHYwaZ73M9IiYYwXCo3jQ77hMlgh/NH2KW59APrlbvJeDGNQLs7T+v fVPj0lWj05yDSgYYroeKravaPbBAopfLIIM7yrfJs65cgpbNTuqolPnbgdOrqH4f Hsg09T/WNZFruEhXtfFyjc7/zkWUIrc6eSCBXuMC/KwDMCnp/fQq/aQ0Qi4eB/jm HcaqxEDu5KITg35f1+yiSkAaSZhuS4ykKjnBbAXaSlxGSvOt/ZRJTR1EFF5U9dWy OZbkinKw9gUZCFOY9tVvEbIBYoWoXt2tDwtyRemZGb143ymgh2KGGrzhrzv/RaG5 p2DksbKhB+YfkETE607hlNiCpWsoTTvtQhd7f5NyYlTrpoMhfrS1zshmHDxAJFCj ik0guIurGCVA4xibDT8n =jb8m -----END PGP SIGNATURE----- Merge tag 'clk-tegra-fixes-3.15' of git://nv-tegra.nvidia.com/user/pdeschrijver/linux into clk-fixes PLLE fixes for 3.15
This commit is contained in:
commit
5178438041
|
@ -58,9 +58,9 @@
|
|||
#define PLLDU_LFCON_SET_DIVN 600
|
||||
|
||||
#define PLLE_BASE_DIVCML_SHIFT 24
|
||||
#define PLLE_BASE_DIVCML_WIDTH 4
|
||||
#define PLLE_BASE_DIVCML_MASK 0xf
|
||||
#define PLLE_BASE_DIVP_SHIFT 16
|
||||
#define PLLE_BASE_DIVP_WIDTH 7
|
||||
#define PLLE_BASE_DIVP_WIDTH 6
|
||||
#define PLLE_BASE_DIVN_SHIFT 8
|
||||
#define PLLE_BASE_DIVN_WIDTH 8
|
||||
#define PLLE_BASE_DIVM_SHIFT 0
|
||||
|
@ -183,6 +183,14 @@
|
|||
#define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
|
||||
mask(p->params->div_nmp->divp_width))
|
||||
|
||||
#define divm_shift(p) (p)->params->div_nmp->divm_shift
|
||||
#define divn_shift(p) (p)->params->div_nmp->divn_shift
|
||||
#define divp_shift(p) (p)->params->div_nmp->divp_shift
|
||||
|
||||
#define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
|
||||
#define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
|
||||
#define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
|
||||
|
||||
#define divm_max(p) (divm_mask(p))
|
||||
#define divn_max(p) (divn_mask(p))
|
||||
#define divp_max(p) (1 << (divp_mask(p)))
|
||||
|
@ -476,13 +484,12 @@ static void _update_pll_mnp(struct tegra_clk_pll *pll,
|
|||
} else {
|
||||
val = pll_readl_base(pll);
|
||||
|
||||
val &= ~((divm_mask(pll) << div_nmp->divm_shift) |
|
||||
(divn_mask(pll) << div_nmp->divn_shift) |
|
||||
(divp_mask(pll) << div_nmp->divp_shift));
|
||||
val &= ~(divm_mask_shifted(pll) | divn_mask_shifted(pll) |
|
||||
divp_mask_shifted(pll));
|
||||
|
||||
val |= ((cfg->m << div_nmp->divm_shift) |
|
||||
(cfg->n << div_nmp->divn_shift) |
|
||||
(cfg->p << div_nmp->divp_shift));
|
||||
val |= (cfg->m << divm_shift(pll)) |
|
||||
(cfg->n << divn_shift(pll)) |
|
||||
(cfg->p << divp_shift(pll));
|
||||
|
||||
pll_writel_base(val, pll);
|
||||
}
|
||||
|
@ -730,11 +737,12 @@ static int clk_plle_enable(struct clk_hw *hw)
|
|||
if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
|
||||
/* configure dividers */
|
||||
val = pll_readl_base(pll);
|
||||
val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
|
||||
val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
|
||||
val |= sel.m << pll->params->div_nmp->divm_shift;
|
||||
val |= sel.n << pll->params->div_nmp->divn_shift;
|
||||
val |= sel.p << pll->params->div_nmp->divp_shift;
|
||||
val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
|
||||
divm_mask_shifted(pll));
|
||||
val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
|
||||
val |= sel.m << divm_shift(pll);
|
||||
val |= sel.n << divn_shift(pll);
|
||||
val |= sel.p << divp_shift(pll);
|
||||
val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
|
||||
pll_writel_base(val, pll);
|
||||
}
|
||||
|
@ -745,10 +753,11 @@ static int clk_plle_enable(struct clk_hw *hw)
|
|||
pll_writel_misc(val, pll);
|
||||
|
||||
val = readl(pll->clk_base + PLLE_SS_CTRL);
|
||||
val &= ~PLLE_SS_COEFFICIENTS_MASK;
|
||||
val |= PLLE_SS_DISABLE;
|
||||
writel(val, pll->clk_base + PLLE_SS_CTRL);
|
||||
|
||||
val |= pll_readl_base(pll);
|
||||
val = pll_readl_base(pll);
|
||||
val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
|
||||
pll_writel_base(val, pll);
|
||||
|
||||
|
@ -1292,10 +1301,11 @@ static int clk_plle_tegra114_enable(struct clk_hw *hw)
|
|||
pll_writel(val, PLLE_SS_CTRL, pll);
|
||||
|
||||
val = pll_readl_base(pll);
|
||||
val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
|
||||
val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
|
||||
val |= sel.m << pll->params->div_nmp->divm_shift;
|
||||
val |= sel.n << pll->params->div_nmp->divn_shift;
|
||||
val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
|
||||
divm_mask_shifted(pll));
|
||||
val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
|
||||
val |= sel.m << divm_shift(pll);
|
||||
val |= sel.n << divn_shift(pll);
|
||||
val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
|
||||
pll_writel_base(val, pll);
|
||||
udelay(1);
|
||||
|
@ -1410,6 +1420,15 @@ struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
|
|||
return clk;
|
||||
}
|
||||
|
||||
static struct div_nmp pll_e_nmp = {
|
||||
.divn_shift = PLLE_BASE_DIVN_SHIFT,
|
||||
.divn_width = PLLE_BASE_DIVN_WIDTH,
|
||||
.divm_shift = PLLE_BASE_DIVM_SHIFT,
|
||||
.divm_width = PLLE_BASE_DIVM_WIDTH,
|
||||
.divp_shift = PLLE_BASE_DIVP_SHIFT,
|
||||
.divp_width = PLLE_BASE_DIVP_WIDTH,
|
||||
};
|
||||
|
||||
struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
|
||||
void __iomem *clk_base, void __iomem *pmc,
|
||||
unsigned long flags, struct tegra_clk_pll_params *pll_params,
|
||||
|
@ -1420,6 +1439,10 @@ struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
|
|||
|
||||
pll_params->flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
|
||||
pll_params->flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
|
||||
|
||||
if (!pll_params->div_nmp)
|
||||
pll_params->div_nmp = &pll_e_nmp;
|
||||
|
||||
pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
|
||||
if (IS_ERR(pll))
|
||||
return ERR_CAST(pll);
|
||||
|
@ -1557,9 +1580,8 @@ struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
|
|||
int m;
|
||||
|
||||
m = _pll_fixed_mdiv(pll_params, parent_rate);
|
||||
val = m << PLL_BASE_DIVM_SHIFT;
|
||||
val |= (pll_params->vco_min / parent_rate)
|
||||
<< PLL_BASE_DIVN_SHIFT;
|
||||
val = m << divm_shift(pll);
|
||||
val |= (pll_params->vco_min / parent_rate) << divn_shift(pll);
|
||||
pll_writel_base(val, pll);
|
||||
}
|
||||
|
||||
|
|
Loading…
Reference in New Issue