mirror of https://gitee.com/openkylin/linux.git
clk: mediatek: Add MT8183 clock support
Add MT8183 clock support, include topckgen, apmixedsys, infracfg, mcucfg and subsystem clocks. Signed-off-by: Weiyi Lu <weiyi.lu@mediatek.com> Tested-by: Nicolas Boichat <drinkcat@chromium.org> Reviewed-by: Nicolas Boichat <drinkcat@chromium.org> Signed-off-by: Stephen Boyd <sboyd@kernel.org>
This commit is contained in:
parent
23fe31dedb
commit
acddfc2c26
|
@ -216,4 +216,79 @@ config COMMON_CLK_MT8173
|
||||||
default ARCH_MEDIATEK
|
default ARCH_MEDIATEK
|
||||||
---help---
|
---help---
|
||||||
This driver supports MediaTek MT8173 clocks.
|
This driver supports MediaTek MT8173 clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183
|
||||||
|
bool "Clock driver for MediaTek MT8183"
|
||||||
|
depends on (ARCH_MEDIATEK && ARM64) || COMPILE_TEST
|
||||||
|
select COMMON_CLK_MEDIATEK
|
||||||
|
default ARCH_MEDIATEK && ARM64
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 basic clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_AUDIOSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 audiosys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 audiosys clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_CAMSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 camsys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 camsys clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_IMGSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 imgsys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 imgsys clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_IPU_CORE0
|
||||||
|
bool "Clock driver for MediaTek MT8183 ipu_core0"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 ipu_core0 clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_IPU_CORE1
|
||||||
|
bool "Clock driver for MediaTek MT8183 ipu_core1"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 ipu_core1 clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_IPU_ADL
|
||||||
|
bool "Clock driver for MediaTek MT8183 ipu_adl"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 ipu_adl clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_IPU_CONN
|
||||||
|
bool "Clock driver for MediaTek MT8183 ipu_conn"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 ipu_conn clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_MFGCFG
|
||||||
|
bool "Clock driver for MediaTek MT8183 mfgcfg"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 mfgcfg clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_MMSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 mmsys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 mmsys clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_VDECSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 vdecsys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 vdecsys clocks.
|
||||||
|
|
||||||
|
config COMMON_CLK_MT8183_VENCSYS
|
||||||
|
bool "Clock driver for MediaTek MT8183 vencsys"
|
||||||
|
depends on COMMON_CLK_MT8183
|
||||||
|
help
|
||||||
|
This driver supports MediaTek MT8183 vencsys clocks.
|
||||||
|
|
||||||
endmenu
|
endmenu
|
||||||
|
|
|
@ -32,3 +32,15 @@ obj-$(CONFIG_COMMON_CLK_MT7629_ETHSYS) += clk-mt7629-eth.o
|
||||||
obj-$(CONFIG_COMMON_CLK_MT7629_HIFSYS) += clk-mt7629-hif.o
|
obj-$(CONFIG_COMMON_CLK_MT7629_HIFSYS) += clk-mt7629-hif.o
|
||||||
obj-$(CONFIG_COMMON_CLK_MT8135) += clk-mt8135.o
|
obj-$(CONFIG_COMMON_CLK_MT8135) += clk-mt8135.o
|
||||||
obj-$(CONFIG_COMMON_CLK_MT8173) += clk-mt8173.o
|
obj-$(CONFIG_COMMON_CLK_MT8173) += clk-mt8173.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183) += clk-mt8183.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_AUDIOSYS) += clk-mt8183-audio.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_CAMSYS) += clk-mt8183-cam.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_IMGSYS) += clk-mt8183-img.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_IPU_CORE0) += clk-mt8183-ipu0.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_IPU_CORE1) += clk-mt8183-ipu1.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_IPU_ADL) += clk-mt8183-ipu_adl.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_IPU_CONN) += clk-mt8183-ipu_conn.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_MFGCFG) += clk-mt8183-mfgcfg.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_MMSYS) += clk-mt8183-mm.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_VDECSYS) += clk-mt8183-vdec.o
|
||||||
|
obj-$(CONFIG_COMMON_CLK_MT8183_VENCSYS) += clk-mt8183-venc.o
|
||||||
|
|
|
@ -50,4 +50,18 @@ struct clk *mtk_clk_register_gate(
|
||||||
const struct clk_ops *ops,
|
const struct clk_ops *ops,
|
||||||
unsigned long flags);
|
unsigned long flags);
|
||||||
|
|
||||||
|
#define GATE_MTK_FLAGS(_id, _name, _parent, _regs, _shift, \
|
||||||
|
_ops, _flags) { \
|
||||||
|
.id = _id, \
|
||||||
|
.name = _name, \
|
||||||
|
.parent_name = _parent, \
|
||||||
|
.regs = _regs, \
|
||||||
|
.shift = _shift, \
|
||||||
|
.ops = _ops, \
|
||||||
|
.flags = _flags, \
|
||||||
|
}
|
||||||
|
|
||||||
|
#define GATE_MTK(_id, _name, _parent, _regs, _shift, _ops) \
|
||||||
|
GATE_MTK_FLAGS(_id, _name, _parent, _regs, _shift, _ops, 0)
|
||||||
|
|
||||||
#endif /* __DRV_CLK_GATE_H */
|
#endif /* __DRV_CLK_GATE_H */
|
||||||
|
|
|
@ -0,0 +1,105 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/of_platform.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs audio0_cg_regs = {
|
||||||
|
.set_ofs = 0x0,
|
||||||
|
.clr_ofs = 0x0,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs audio1_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x4,
|
||||||
|
.sta_ofs = 0x4,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_AUDIO0(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &audio0_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr)
|
||||||
|
|
||||||
|
#define GATE_AUDIO1(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &audio1_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate audio_clks[] = {
|
||||||
|
/* AUDIO0 */
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_AFE, "aud_afe", "audio_sel",
|
||||||
|
2),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_22M, "aud_22m", "aud_eng1_sel",
|
||||||
|
8),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_24M, "aud_24m", "aud_eng2_sel",
|
||||||
|
9),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_APLL2_TUNER, "aud_apll2_tuner", "aud_eng2_sel",
|
||||||
|
18),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_APLL_TUNER, "aud_apll_tuner", "aud_eng1_sel",
|
||||||
|
19),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_TDM, "aud_tdm", "apll12_divb",
|
||||||
|
20),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_ADC, "aud_adc", "audio_sel",
|
||||||
|
24),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_DAC, "aud_dac", "audio_sel",
|
||||||
|
25),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_DAC_PREDIS, "aud_dac_predis", "audio_sel",
|
||||||
|
26),
|
||||||
|
GATE_AUDIO0(CLK_AUDIO_TML, "aud_tml", "audio_sel",
|
||||||
|
27),
|
||||||
|
/* AUDIO1 */
|
||||||
|
GATE_AUDIO1(CLK_AUDIO_I2S1, "aud_i2s1", "audio_sel",
|
||||||
|
4),
|
||||||
|
GATE_AUDIO1(CLK_AUDIO_I2S2, "aud_i2s2", "audio_sel",
|
||||||
|
5),
|
||||||
|
GATE_AUDIO1(CLK_AUDIO_I2S3, "aud_i2s3", "audio_sel",
|
||||||
|
6),
|
||||||
|
GATE_AUDIO1(CLK_AUDIO_I2S4, "aud_i2s4", "audio_sel",
|
||||||
|
7),
|
||||||
|
GATE_AUDIO1(CLK_AUDIO_PDN_ADDA6_ADC, "aud_pdn_adda6_adc", "audio_sel",
|
||||||
|
20),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_audio_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
int r;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_AUDIO_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, audio_clks, ARRAY_SIZE(audio_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
if (r)
|
||||||
|
return r;
|
||||||
|
|
||||||
|
r = devm_of_platform_populate(&pdev->dev);
|
||||||
|
if (r)
|
||||||
|
of_clk_del_provider(node);
|
||||||
|
|
||||||
|
return r;
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_audio[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-audiosys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_audio_drv = {
|
||||||
|
.probe = clk_mt8183_audio_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-audio",
|
||||||
|
.of_match_table = of_match_clk_mt8183_audio,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_audio_drv);
|
|
@ -0,0 +1,63 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs cam_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_CAM(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &cam_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate cam_clks[] = {
|
||||||
|
GATE_CAM(CLK_CAM_LARB6, "cam_larb6", "cam_sel", 0),
|
||||||
|
GATE_CAM(CLK_CAM_DFP_VAD, "cam_dfp_vad", "cam_sel", 1),
|
||||||
|
GATE_CAM(CLK_CAM_LARB3, "cam_larb3", "cam_sel", 2),
|
||||||
|
GATE_CAM(CLK_CAM_CAM, "cam_cam", "cam_sel", 6),
|
||||||
|
GATE_CAM(CLK_CAM_CAMTG, "cam_camtg", "cam_sel", 7),
|
||||||
|
GATE_CAM(CLK_CAM_SENINF, "cam_seninf", "cam_sel", 8),
|
||||||
|
GATE_CAM(CLK_CAM_CAMSV0, "cam_camsv0", "cam_sel", 9),
|
||||||
|
GATE_CAM(CLK_CAM_CAMSV1, "cam_camsv1", "cam_sel", 10),
|
||||||
|
GATE_CAM(CLK_CAM_CAMSV2, "cam_camsv2", "cam_sel", 11),
|
||||||
|
GATE_CAM(CLK_CAM_CCU, "cam_ccu", "cam_sel", 12),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_cam_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_CAM_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, cam_clks, ARRAY_SIZE(cam_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_cam[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-camsys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_cam_drv = {
|
||||||
|
.probe = clk_mt8183_cam_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-cam",
|
||||||
|
.of_match_table = of_match_clk_mt8183_cam,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_cam_drv);
|
|
@ -0,0 +1,63 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs img_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_IMG(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &img_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate img_clks[] = {
|
||||||
|
GATE_IMG(CLK_IMG_LARB5, "img_larb5", "img_sel", 0),
|
||||||
|
GATE_IMG(CLK_IMG_LARB2, "img_larb2", "img_sel", 1),
|
||||||
|
GATE_IMG(CLK_IMG_DIP, "img_dip", "img_sel", 2),
|
||||||
|
GATE_IMG(CLK_IMG_FDVT, "img_fdvt", "img_sel", 3),
|
||||||
|
GATE_IMG(CLK_IMG_DPE, "img_dpe", "img_sel", 4),
|
||||||
|
GATE_IMG(CLK_IMG_RSC, "img_rsc", "img_sel", 5),
|
||||||
|
GATE_IMG(CLK_IMG_MFB, "img_mfb", "img_sel", 6),
|
||||||
|
GATE_IMG(CLK_IMG_WPE_A, "img_wpe_a", "img_sel", 7),
|
||||||
|
GATE_IMG(CLK_IMG_WPE_B, "img_wpe_b", "img_sel", 8),
|
||||||
|
GATE_IMG(CLK_IMG_OWE, "img_owe", "img_sel", 9),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_img_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_IMG_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, img_clks, ARRAY_SIZE(img_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_img[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-imgsys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_img_drv = {
|
||||||
|
.probe = clk_mt8183_img_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-img",
|
||||||
|
.of_match_table = of_match_clk_mt8183_img,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_img_drv);
|
|
@ -0,0 +1,56 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_core0_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_IPU_CORE0(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_core0_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate ipu_core0_clks[] = {
|
||||||
|
GATE_IPU_CORE0(CLK_IPU_CORE0_JTAG, "ipu_core0_jtag", "dsp_sel", 0),
|
||||||
|
GATE_IPU_CORE0(CLK_IPU_CORE0_AXI, "ipu_core0_axi", "dsp_sel", 1),
|
||||||
|
GATE_IPU_CORE0(CLK_IPU_CORE0_IPU, "ipu_core0_ipu", "dsp_sel", 2),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_ipu_core0_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_IPU_CORE0_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, ipu_core0_clks, ARRAY_SIZE(ipu_core0_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_ipu_core0[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-ipu_core0", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_ipu_core0_drv = {
|
||||||
|
.probe = clk_mt8183_ipu_core0_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-ipu_core0",
|
||||||
|
.of_match_table = of_match_clk_mt8183_ipu_core0,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_ipu_core0_drv);
|
|
@ -0,0 +1,56 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_core1_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_IPU_CORE1(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_core1_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate ipu_core1_clks[] = {
|
||||||
|
GATE_IPU_CORE1(CLK_IPU_CORE1_JTAG, "ipu_core1_jtag", "dsp_sel", 0),
|
||||||
|
GATE_IPU_CORE1(CLK_IPU_CORE1_AXI, "ipu_core1_axi", "dsp_sel", 1),
|
||||||
|
GATE_IPU_CORE1(CLK_IPU_CORE1_IPU, "ipu_core1_ipu", "dsp_sel", 2),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_ipu_core1_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_IPU_CORE1_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, ipu_core1_clks, ARRAY_SIZE(ipu_core1_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_ipu_core1[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-ipu_core1", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_ipu_core1_drv = {
|
||||||
|
.probe = clk_mt8183_ipu_core1_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-ipu_core1",
|
||||||
|
.of_match_table = of_match_clk_mt8183_ipu_core1,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_ipu_core1_drv);
|
|
@ -0,0 +1,54 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_adl_cg_regs = {
|
||||||
|
.set_ofs = 0x204,
|
||||||
|
.clr_ofs = 0x204,
|
||||||
|
.sta_ofs = 0x204,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_IPU_ADL_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_adl_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr_inv)
|
||||||
|
|
||||||
|
static const struct mtk_gate ipu_adl_clks[] = {
|
||||||
|
GATE_IPU_ADL_I(CLK_IPU_ADL_CABGEN, "ipu_adl_cabgen", "dsp_sel", 24),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_ipu_adl_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_IPU_ADL_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, ipu_adl_clks, ARRAY_SIZE(ipu_adl_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_ipu_adl[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-ipu_adl", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_ipu_adl_drv = {
|
||||||
|
.probe = clk_mt8183_ipu_adl_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-ipu_adl",
|
||||||
|
.of_match_table = of_match_clk_mt8183_ipu_adl,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_ipu_adl_drv);
|
|
@ -0,0 +1,123 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_conn_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_conn_apb_cg_regs = {
|
||||||
|
.set_ofs = 0x10,
|
||||||
|
.clr_ofs = 0x10,
|
||||||
|
.sta_ofs = 0x10,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_conn_axi_cg_regs = {
|
||||||
|
.set_ofs = 0x18,
|
||||||
|
.clr_ofs = 0x18,
|
||||||
|
.sta_ofs = 0x18,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_conn_axi1_cg_regs = {
|
||||||
|
.set_ofs = 0x1c,
|
||||||
|
.clr_ofs = 0x1c,
|
||||||
|
.sta_ofs = 0x1c,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs ipu_conn_axi2_cg_regs = {
|
||||||
|
.set_ofs = 0x20,
|
||||||
|
.clr_ofs = 0x20,
|
||||||
|
.sta_ofs = 0x20,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_IPU_CONN(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_conn_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
#define GATE_IPU_CONN_APB(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_conn_apb_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr)
|
||||||
|
|
||||||
|
#define GATE_IPU_CONN_AXI_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_conn_axi_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr_inv)
|
||||||
|
|
||||||
|
#define GATE_IPU_CONN_AXI1_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_conn_axi1_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr_inv)
|
||||||
|
|
||||||
|
#define GATE_IPU_CONN_AXI2_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &ipu_conn_axi2_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_no_setclr_inv)
|
||||||
|
|
||||||
|
static const struct mtk_gate ipu_conn_clks[] = {
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_IPU,
|
||||||
|
"ipu_conn_ipu", "dsp_sel", 0),
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_AHB,
|
||||||
|
"ipu_conn_ahb", "dsp_sel", 1),
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_AXI,
|
||||||
|
"ipu_conn_axi", "dsp_sel", 2),
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_ISP,
|
||||||
|
"ipu_conn_isp", "dsp_sel", 3),
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_CAM_ADL,
|
||||||
|
"ipu_conn_cam_adl", "dsp_sel", 4),
|
||||||
|
GATE_IPU_CONN(CLK_IPU_CONN_IMG_ADL,
|
||||||
|
"ipu_conn_img_adl", "dsp_sel", 5),
|
||||||
|
GATE_IPU_CONN_APB(CLK_IPU_CONN_DAP_RX,
|
||||||
|
"ipu_conn_dap_rx", "dsp1_sel", 0),
|
||||||
|
GATE_IPU_CONN_APB(CLK_IPU_CONN_APB2AXI,
|
||||||
|
"ipu_conn_apb2axi", "dsp1_sel", 3),
|
||||||
|
GATE_IPU_CONN_APB(CLK_IPU_CONN_APB2AHB,
|
||||||
|
"ipu_conn_apb2ahb", "dsp1_sel", 20),
|
||||||
|
GATE_IPU_CONN_AXI_I(CLK_IPU_CONN_IPU_CAB1TO2,
|
||||||
|
"ipu_conn_ipu_cab1to2", "dsp1_sel", 6),
|
||||||
|
GATE_IPU_CONN_AXI_I(CLK_IPU_CONN_IPU1_CAB1TO2,
|
||||||
|
"ipu_conn_ipu1_cab1to2", "dsp1_sel", 13),
|
||||||
|
GATE_IPU_CONN_AXI_I(CLK_IPU_CONN_IPU2_CAB1TO2,
|
||||||
|
"ipu_conn_ipu2_cab1to2", "dsp1_sel", 20),
|
||||||
|
GATE_IPU_CONN_AXI1_I(CLK_IPU_CONN_CAB3TO3,
|
||||||
|
"ipu_conn_cab3to3", "dsp1_sel", 0),
|
||||||
|
GATE_IPU_CONN_AXI2_I(CLK_IPU_CONN_CAB2TO1,
|
||||||
|
"ipu_conn_cab2to1", "dsp1_sel", 14),
|
||||||
|
GATE_IPU_CONN_AXI2_I(CLK_IPU_CONN_CAB3TO1_SLICE,
|
||||||
|
"ipu_conn_cab3to1_slice", "dsp1_sel", 17),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_ipu_conn_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_IPU_CONN_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, ipu_conn_clks, ARRAY_SIZE(ipu_conn_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_ipu_conn[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-ipu_conn", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_ipu_conn_drv = {
|
||||||
|
.probe = clk_mt8183_ipu_conn_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-ipu_conn",
|
||||||
|
.of_match_table = of_match_clk_mt8183_ipu_conn,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_ipu_conn_drv);
|
|
@ -0,0 +1,54 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs mfg_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_MFG(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &mfg_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate mfg_clks[] = {
|
||||||
|
GATE_MFG(CLK_MFG_BG3D, "mfg_bg3d", "mfg_sel", 0)
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_mfg_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_MFG_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, mfg_clks, ARRAY_SIZE(mfg_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_mfg[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-mfgcfg", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_mfg_drv = {
|
||||||
|
.probe = clk_mt8183_mfg_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-mfg",
|
||||||
|
.of_match_table = of_match_clk_mt8183_mfg,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_mfg_drv);
|
|
@ -0,0 +1,111 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs mm0_cg_regs = {
|
||||||
|
.set_ofs = 0x104,
|
||||||
|
.clr_ofs = 0x108,
|
||||||
|
.sta_ofs = 0x100,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs mm1_cg_regs = {
|
||||||
|
.set_ofs = 0x114,
|
||||||
|
.clr_ofs = 0x118,
|
||||||
|
.sta_ofs = 0x110,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_MM0(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
#define GATE_MM1(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr)
|
||||||
|
|
||||||
|
static const struct mtk_gate mm_clks[] = {
|
||||||
|
/* MM0 */
|
||||||
|
GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
|
||||||
|
GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
|
||||||
|
GATE_MM0(CLK_MM_SMI_LARB1, "mm_smi_larb1", "mm_sel", 2),
|
||||||
|
GATE_MM0(CLK_MM_GALS_COMM0, "mm_gals_comm0", "mm_sel", 3),
|
||||||
|
GATE_MM0(CLK_MM_GALS_COMM1, "mm_gals_comm1", "mm_sel", 4),
|
||||||
|
GATE_MM0(CLK_MM_GALS_CCU2MM, "mm_gals_ccu2mm", "mm_sel", 5),
|
||||||
|
GATE_MM0(CLK_MM_GALS_IPU12MM, "mm_gals_ipu12mm", "mm_sel", 6),
|
||||||
|
GATE_MM0(CLK_MM_GALS_IMG2MM, "mm_gals_img2mm", "mm_sel", 7),
|
||||||
|
GATE_MM0(CLK_MM_GALS_CAM2MM, "mm_gals_cam2mm", "mm_sel", 8),
|
||||||
|
GATE_MM0(CLK_MM_GALS_IPU2MM, "mm_gals_ipu2mm", "mm_sel", 9),
|
||||||
|
GATE_MM0(CLK_MM_MDP_DL_TXCK, "mm_mdp_dl_txck", "mm_sel", 10),
|
||||||
|
GATE_MM0(CLK_MM_IPU_DL_TXCK, "mm_ipu_dl_txck", "mm_sel", 11),
|
||||||
|
GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 12),
|
||||||
|
GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 13),
|
||||||
|
GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 14),
|
||||||
|
GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 15),
|
||||||
|
GATE_MM0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 16),
|
||||||
|
GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 17),
|
||||||
|
GATE_MM0(CLK_MM_MDP_WDMA0, "mm_mdp_wdma0", "mm_sel", 18),
|
||||||
|
GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 19),
|
||||||
|
GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 20),
|
||||||
|
GATE_MM0(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 21),
|
||||||
|
GATE_MM0(CLK_MM_DISP_OVL1_2L, "mm_disp_ovl1_2l", "mm_sel", 22),
|
||||||
|
GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 23),
|
||||||
|
GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 24),
|
||||||
|
GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 25),
|
||||||
|
GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 26),
|
||||||
|
GATE_MM0(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_sel", 27),
|
||||||
|
GATE_MM0(CLK_MM_DISP_AAL0, "mm_disp_aal0", "mm_sel", 28),
|
||||||
|
GATE_MM0(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_sel", 29),
|
||||||
|
GATE_MM0(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "mm_sel", 30),
|
||||||
|
GATE_MM0(CLK_MM_DISP_SPLIT, "mm_disp_split", "mm_sel", 31),
|
||||||
|
/* MM1 */
|
||||||
|
GATE_MM1(CLK_MM_DSI0_MM, "mm_dsi0_mm", "mm_sel", 0),
|
||||||
|
GATE_MM1(CLK_MM_DSI0_IF, "mm_dsi0_if", "mm_sel", 1),
|
||||||
|
GATE_MM1(CLK_MM_DPI_MM, "mm_dpi_mm", "mm_sel", 2),
|
||||||
|
GATE_MM1(CLK_MM_DPI_IF, "mm_dpi_if", "dpi0_sel", 3),
|
||||||
|
GATE_MM1(CLK_MM_FAKE_ENG2, "mm_fake_eng2", "mm_sel", 4),
|
||||||
|
GATE_MM1(CLK_MM_MDP_DL_RX, "mm_mdp_dl_rx", "mm_sel", 5),
|
||||||
|
GATE_MM1(CLK_MM_IPU_DL_RX, "mm_ipu_dl_rx", "mm_sel", 6),
|
||||||
|
GATE_MM1(CLK_MM_26M, "mm_26m", "f_f26m_ck", 7),
|
||||||
|
GATE_MM1(CLK_MM_MMSYS_R2Y, "mm_mmsys_r2y", "mm_sel", 8),
|
||||||
|
GATE_MM1(CLK_MM_DISP_RSZ, "mm_disp_rsz", "mm_sel", 9),
|
||||||
|
GATE_MM1(CLK_MM_MDP_AAL, "mm_mdp_aal", "mm_sel", 10),
|
||||||
|
GATE_MM1(CLK_MM_MDP_CCORR, "mm_mdp_ccorr", "mm_sel", 11),
|
||||||
|
GATE_MM1(CLK_MM_DBI_MM, "mm_dbi_mm", "mm_sel", 12),
|
||||||
|
GATE_MM1(CLK_MM_DBI_IF, "mm_dbi_if", "dpi0_sel", 13),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_mm_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_mm[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-mmsys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_mm_drv = {
|
||||||
|
.probe = clk_mt8183_mm_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-mm",
|
||||||
|
.of_match_table = of_match_clk_mt8183_mm,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_mm_drv);
|
|
@ -0,0 +1,67 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs vdec0_cg_regs = {
|
||||||
|
.set_ofs = 0x0,
|
||||||
|
.clr_ofs = 0x4,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs vdec1_cg_regs = {
|
||||||
|
.set_ofs = 0x8,
|
||||||
|
.clr_ofs = 0xc,
|
||||||
|
.sta_ofs = 0x8,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_VDEC0_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &vdec0_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr_inv)
|
||||||
|
|
||||||
|
#define GATE_VDEC1_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &vdec1_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr_inv)
|
||||||
|
|
||||||
|
static const struct mtk_gate vdec_clks[] = {
|
||||||
|
/* VDEC0 */
|
||||||
|
GATE_VDEC0_I(CLK_VDEC_VDEC, "vdec_vdec", "mm_sel", 0),
|
||||||
|
/* VDEC1 */
|
||||||
|
GATE_VDEC1_I(CLK_VDEC_LARB1, "vdec_larb1", "mm_sel", 0),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_vdec_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_VDEC_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, vdec_clks, ARRAY_SIZE(vdec_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_vdec[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-vdecsys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_vdec_drv = {
|
||||||
|
.probe = clk_mt8183_vdec_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-vdec",
|
||||||
|
.of_match_table = of_match_clk_mt8183_vdec,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_vdec_drv);
|
|
@ -0,0 +1,59 @@
|
||||||
|
// SPDX-License-Identifier: GPL-2.0
|
||||||
|
//
|
||||||
|
// Copyright (c) 2018 MediaTek Inc.
|
||||||
|
// Author: Weiyi Lu <weiyi.lu@mediatek.com>
|
||||||
|
|
||||||
|
#include <linux/clk-provider.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
|
||||||
|
#include "clk-mtk.h"
|
||||||
|
#include "clk-gate.h"
|
||||||
|
|
||||||
|
#include <dt-bindings/clock/mt8183-clk.h>
|
||||||
|
|
||||||
|
static const struct mtk_gate_regs venc_cg_regs = {
|
||||||
|
.set_ofs = 0x4,
|
||||||
|
.clr_ofs = 0x8,
|
||||||
|
.sta_ofs = 0x0,
|
||||||
|
};
|
||||||
|
|
||||||
|
#define GATE_VENC_I(_id, _name, _parent, _shift) \
|
||||||
|
GATE_MTK(_id, _name, _parent, &venc_cg_regs, _shift, \
|
||||||
|
&mtk_clk_gate_ops_setclr_inv)
|
||||||
|
|
||||||
|
static const struct mtk_gate venc_clks[] = {
|
||||||
|
GATE_VENC_I(CLK_VENC_LARB, "venc_larb",
|
||||||
|
"mm_sel", 0),
|
||||||
|
GATE_VENC_I(CLK_VENC_VENC, "venc_venc",
|
||||||
|
"mm_sel", 4),
|
||||||
|
GATE_VENC_I(CLK_VENC_JPGENC, "venc_jpgenc",
|
||||||
|
"mm_sel", 8),
|
||||||
|
};
|
||||||
|
|
||||||
|
static int clk_mt8183_venc_probe(struct platform_device *pdev)
|
||||||
|
{
|
||||||
|
struct clk_onecell_data *clk_data;
|
||||||
|
struct device_node *node = pdev->dev.of_node;
|
||||||
|
|
||||||
|
clk_data = mtk_alloc_clk_data(CLK_VENC_NR_CLK);
|
||||||
|
|
||||||
|
mtk_clk_register_gates(node, venc_clks, ARRAY_SIZE(venc_clks),
|
||||||
|
clk_data);
|
||||||
|
|
||||||
|
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
|
||||||
|
}
|
||||||
|
|
||||||
|
static const struct of_device_id of_match_clk_mt8183_venc[] = {
|
||||||
|
{ .compatible = "mediatek,mt8183-vencsys", },
|
||||||
|
{}
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct platform_driver clk_mt8183_venc_drv = {
|
||||||
|
.probe = clk_mt8183_venc_probe,
|
||||||
|
.driver = {
|
||||||
|
.name = "clk-mt8183-venc",
|
||||||
|
.of_match_table = of_match_clk_mt8183_venc,
|
||||||
|
},
|
||||||
|
};
|
||||||
|
|
||||||
|
builtin_platform_driver(clk_mt8183_venc_drv);
|
File diff suppressed because it is too large
Load Diff
Loading…
Reference in New Issue