2012-07-20 15:50:39 +08:00
|
|
|
/*
|
|
|
|
* QEMU OpenRISC CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 Jia Liu <proljc@gmail.com>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "qemu-common.h"
|
|
|
|
|
2013-06-22 01:09:18 +08:00
|
|
|
static void openrisc_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
OpenRISCCPU *cpu = OPENRISC_CPU(cs);
|
|
|
|
|
|
|
|
cpu->env.pc = value;
|
|
|
|
}
|
|
|
|
|
2013-08-26 00:53:55 +08:00
|
|
|
static bool openrisc_cpu_has_work(CPUState *cs)
|
|
|
|
{
|
|
|
|
return cs->interrupt_request & (CPU_INTERRUPT_HARD |
|
|
|
|
CPU_INTERRUPT_TIMER);
|
|
|
|
}
|
|
|
|
|
2012-07-20 15:50:39 +08:00
|
|
|
/* CPUClass::reset() */
|
|
|
|
static void openrisc_cpu_reset(CPUState *s)
|
|
|
|
{
|
|
|
|
OpenRISCCPU *cpu = OPENRISC_CPU(s);
|
|
|
|
OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
|
|
|
|
|
|
|
|
occ->parent_reset(s);
|
|
|
|
|
2013-08-27 03:22:53 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
memset(&cpu->env, 0, offsetof(CPUOpenRISCState, tlb));
|
|
|
|
#else
|
|
|
|
memset(&cpu->env, 0, offsetof(CPUOpenRISCState, irq));
|
|
|
|
#endif
|
2012-07-20 15:50:39 +08:00
|
|
|
|
2013-09-04 08:19:44 +08:00
|
|
|
tlb_flush(s, 1);
|
2012-07-20 15:50:39 +08:00
|
|
|
/*tb_flush(&cpu->env); FIXME: Do we need it? */
|
|
|
|
|
|
|
|
cpu->env.pc = 0x100;
|
|
|
|
cpu->env.sr = SR_FO | SR_SM;
|
2013-08-26 14:31:06 +08:00
|
|
|
s->exception_index = -1;
|
2012-07-20 15:50:39 +08:00
|
|
|
|
|
|
|
cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP;
|
|
|
|
cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S;
|
|
|
|
cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2));
|
|
|
|
cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2));
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
cpu->env.picmr = 0x00000000;
|
|
|
|
cpu->env.picsr = 0x00000000;
|
|
|
|
|
|
|
|
cpu->env.ttmr = 0x00000000;
|
|
|
|
cpu->env.ttcr = 0x00000000;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void set_feature(OpenRISCCPU *cpu, int feature)
|
|
|
|
{
|
|
|
|
cpu->feature |= feature;
|
|
|
|
cpu->env.cpucfgr = cpu->feature;
|
|
|
|
}
|
|
|
|
|
2013-01-05 21:11:07 +08:00
|
|
|
static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp)
|
2012-07-20 15:50:39 +08:00
|
|
|
{
|
2013-07-27 08:53:25 +08:00
|
|
|
CPUState *cs = CPU(dev);
|
2013-01-05 21:11:07 +08:00
|
|
|
OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev);
|
2012-07-20 15:50:39 +08:00
|
|
|
|
2013-07-27 08:53:25 +08:00
|
|
|
qemu_init_vcpu(cs);
|
|
|
|
cpu_reset(cs);
|
2013-01-05 21:11:07 +08:00
|
|
|
|
|
|
|
occ->parent_realize(dev, errp);
|
2012-07-20 15:50:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void openrisc_cpu_initfn(Object *obj)
|
|
|
|
{
|
2013-01-17 19:13:41 +08:00
|
|
|
CPUState *cs = CPU(obj);
|
2012-07-20 15:50:39 +08:00
|
|
|
OpenRISCCPU *cpu = OPENRISC_CPU(obj);
|
|
|
|
static int inited;
|
|
|
|
|
2013-01-17 19:13:41 +08:00
|
|
|
cs->env_ptr = &cpu->env;
|
2012-07-20 15:50:39 +08:00
|
|
|
cpu_exec_init(&cpu->env);
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
cpu_openrisc_mmu_init(cpu);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if (tcg_enabled() && !inited) {
|
|
|
|
inited = 1;
|
|
|
|
openrisc_translate_init();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* CPU models */
|
2013-01-23 18:17:14 +08:00
|
|
|
|
|
|
|
static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model)
|
|
|
|
{
|
|
|
|
ObjectClass *oc;
|
2013-07-02 17:11:55 +08:00
|
|
|
char *typename;
|
2013-01-23 18:17:14 +08:00
|
|
|
|
|
|
|
if (cpu_model == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2013-07-02 17:11:55 +08:00
|
|
|
typename = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, cpu_model);
|
|
|
|
oc = object_class_by_name(typename);
|
2013-07-23 18:32:30 +08:00
|
|
|
g_free(typename);
|
2013-01-23 19:39:38 +08:00
|
|
|
if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) ||
|
|
|
|
object_class_is_abstract(oc))) {
|
2013-01-23 18:17:14 +08:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
|
2012-07-20 15:50:39 +08:00
|
|
|
static void or1200_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
OpenRISCCPU *cpu = OPENRISC_CPU(obj);
|
|
|
|
|
|
|
|
set_feature(cpu, OPENRISC_FEATURE_OB32S);
|
|
|
|
set_feature(cpu, OPENRISC_FEATURE_OF32S);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void openrisc_any_initfn(Object *obj)
|
|
|
|
{
|
|
|
|
OpenRISCCPU *cpu = OPENRISC_CPU(obj);
|
|
|
|
|
|
|
|
set_feature(cpu, OPENRISC_FEATURE_OB32S);
|
|
|
|
}
|
|
|
|
|
|
|
|
typedef struct OpenRISCCPUInfo {
|
|
|
|
const char *name;
|
|
|
|
void (*initfn)(Object *obj);
|
|
|
|
} OpenRISCCPUInfo;
|
|
|
|
|
|
|
|
static const OpenRISCCPUInfo openrisc_cpus[] = {
|
|
|
|
{ .name = "or1200", .initfn = or1200_initfn },
|
|
|
|
{ .name = "any", .initfn = openrisc_any_initfn },
|
|
|
|
};
|
|
|
|
|
|
|
|
static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
|
|
|
|
CPUClass *cc = CPU_CLASS(occ);
|
2013-01-05 21:11:07 +08:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
|
|
|
|
|
|
occ->parent_realize = dc->realize;
|
|
|
|
dc->realize = openrisc_cpu_realizefn;
|
2012-07-20 15:50:39 +08:00
|
|
|
|
|
|
|
occ->parent_reset = cc->reset;
|
|
|
|
cc->reset = openrisc_cpu_reset;
|
2013-01-23 18:17:14 +08:00
|
|
|
|
|
|
|
cc->class_by_name = openrisc_cpu_class_by_name;
|
2013-08-26 00:53:55 +08:00
|
|
|
cc->has_work = openrisc_cpu_has_work;
|
2013-02-02 17:57:51 +08:00
|
|
|
cc->do_interrupt = openrisc_cpu_do_interrupt;
|
2014-09-14 00:45:27 +08:00
|
|
|
cc->cpu_exec_interrupt = openrisc_cpu_exec_interrupt;
|
2013-05-27 07:33:50 +08:00
|
|
|
cc->dump_state = openrisc_cpu_dump_state;
|
2013-06-22 01:09:18 +08:00
|
|
|
cc->set_pc = openrisc_cpu_set_pc;
|
2013-06-29 10:18:45 +08:00
|
|
|
cc->gdb_read_register = openrisc_cpu_gdb_read_register;
|
|
|
|
cc->gdb_write_register = openrisc_cpu_gdb_write_register;
|
2013-08-26 09:01:33 +08:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
cc->handle_mmu_fault = openrisc_cpu_handle_mmu_fault;
|
|
|
|
#else
|
2013-06-30 00:55:54 +08:00
|
|
|
cc->get_phys_page_debug = openrisc_cpu_get_phys_page_debug;
|
|
|
|
dc->vmsd = &vmstate_openrisc_cpu;
|
|
|
|
#endif
|
2013-06-29 05:18:47 +08:00
|
|
|
cc->gdb_num_core_regs = 32 + 3;
|
2012-07-20 15:50:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void cpu_register(const OpenRISCCPUInfo *info)
|
|
|
|
{
|
|
|
|
TypeInfo type_info = {
|
|
|
|
.parent = TYPE_OPENRISC_CPU,
|
|
|
|
.instance_size = sizeof(OpenRISCCPU),
|
|
|
|
.instance_init = info->initfn,
|
|
|
|
.class_size = sizeof(OpenRISCCPUClass),
|
|
|
|
};
|
|
|
|
|
2013-01-28 05:50:35 +08:00
|
|
|
type_info.name = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, info->name);
|
2013-01-23 18:10:14 +08:00
|
|
|
type_register(&type_info);
|
2013-01-28 05:50:35 +08:00
|
|
|
g_free((void *)type_info.name);
|
2012-07-20 15:50:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo openrisc_cpu_type_info = {
|
|
|
|
.name = TYPE_OPENRISC_CPU,
|
|
|
|
.parent = TYPE_CPU,
|
|
|
|
.instance_size = sizeof(OpenRISCCPU),
|
|
|
|
.instance_init = openrisc_cpu_initfn,
|
2013-01-28 05:27:17 +08:00
|
|
|
.abstract = true,
|
2012-07-20 15:50:39 +08:00
|
|
|
.class_size = sizeof(OpenRISCCPUClass),
|
|
|
|
.class_init = openrisc_cpu_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void openrisc_cpu_register_types(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
type_register_static(&openrisc_cpu_type_info);
|
|
|
|
for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) {
|
|
|
|
cpu_register(&openrisc_cpus[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
OpenRISCCPU *cpu_openrisc_init(const char *cpu_model)
|
|
|
|
{
|
2014-03-04 10:17:10 +08:00
|
|
|
return OPENRISC_CPU(cpu_generic_init(TYPE_OPENRISC_CPU, cpu_model));
|
2012-07-20 15:50:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Sort alphabetically by type name, except for "any". */
|
|
|
|
static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
|
|
|
|
{
|
|
|
|
ObjectClass *class_a = (ObjectClass *)a;
|
|
|
|
ObjectClass *class_b = (ObjectClass *)b;
|
|
|
|
const char *name_a, *name_b;
|
|
|
|
|
|
|
|
name_a = object_class_get_name(class_a);
|
|
|
|
name_b = object_class_get_name(class_b);
|
2013-01-28 05:50:35 +08:00
|
|
|
if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) {
|
2012-07-20 15:50:39 +08:00
|
|
|
return 1;
|
2013-01-28 05:50:35 +08:00
|
|
|
} else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) {
|
2012-07-20 15:50:39 +08:00
|
|
|
return -1;
|
|
|
|
} else {
|
|
|
|
return strcmp(name_a, name_b);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
|
|
|
|
{
|
|
|
|
ObjectClass *oc = data;
|
2013-01-05 21:14:27 +08:00
|
|
|
CPUListState *s = user_data;
|
2013-01-28 05:50:35 +08:00
|
|
|
const char *typename;
|
|
|
|
char *name;
|
2012-07-20 15:50:39 +08:00
|
|
|
|
2013-01-28 05:50:35 +08:00
|
|
|
typename = object_class_get_name(oc);
|
|
|
|
name = g_strndup(typename,
|
|
|
|
strlen(typename) - strlen("-" TYPE_OPENRISC_CPU));
|
2012-07-20 15:50:39 +08:00
|
|
|
(*s->cpu_fprintf)(s->file, " %s\n",
|
2013-01-28 05:50:35 +08:00
|
|
|
name);
|
|
|
|
g_free(name);
|
2012-07-20 15:50:39 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
|
|
|
|
{
|
2013-01-05 21:14:27 +08:00
|
|
|
CPUListState s = {
|
2012-07-20 15:50:39 +08:00
|
|
|
.file = f,
|
|
|
|
.cpu_fprintf = cpu_fprintf,
|
|
|
|
};
|
|
|
|
GSList *list;
|
|
|
|
|
|
|
|
list = object_class_get_list(TYPE_OPENRISC_CPU, false);
|
|
|
|
list = g_slist_sort(list, openrisc_cpu_list_compare);
|
|
|
|
(*cpu_fprintf)(f, "Available CPUs:\n");
|
|
|
|
g_slist_foreach(list, openrisc_cpu_list_entry, &s);
|
|
|
|
g_slist_free(list);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(openrisc_cpu_register_types)
|