2011-04-12 16:25:59 +08:00
|
|
|
/*
|
2012-08-10 14:42:21 +08:00
|
|
|
* Copyright (C) 2010-2012 Guan Xuetao
|
2011-04-12 16:25:59 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
2012-03-15 22:02:14 +08:00
|
|
|
*
|
|
|
|
* Contributions from 2012-04-01 on are considered under GPL version 2,
|
|
|
|
* or (at your option) any later version.
|
2011-04-12 16:25:59 +08:00
|
|
|
*/
|
|
|
|
|
2016-01-27 02:17:01 +08:00
|
|
|
#include "qemu/osdep.h"
|
2011-04-12 16:25:59 +08:00
|
|
|
#include "cpu.h"
|
2012-12-18 01:19:49 +08:00
|
|
|
#include "exec/gdbstub.h"
|
2014-04-08 13:31:41 +08:00
|
|
|
#include "exec/helper-proto.h"
|
2012-12-18 01:20:00 +08:00
|
|
|
#include "qemu/host-utils.h"
|
2012-12-04 23:58:08 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2012-11-28 19:06:30 +08:00
|
|
|
#include "ui/console.h"
|
2012-12-04 23:58:08 +08:00
|
|
|
#endif
|
2011-04-12 16:25:59 +08:00
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
#undef DEBUG_UC32
|
|
|
|
|
|
|
|
#ifdef DEBUG_UC32
|
|
|
|
#define DPRINTF(fmt, ...) printf("%s: " fmt , __func__, ## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DPRINTF(fmt, ...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
2015-02-27 04:37:46 +08:00
|
|
|
UniCore32CPU *uc32_cpu_init(const char *cpu_model)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2015-02-27 04:37:46 +08:00
|
|
|
return UNICORE32_CPU(cpu_generic_init(TYPE_UNICORE32_CPU, cpu_model));
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(clo)(uint32_t x)
|
|
|
|
{
|
|
|
|
return clo32(x);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t HELPER(clz)(uint32_t x)
|
|
|
|
{
|
|
|
|
return clz32(x);
|
|
|
|
}
|
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
void helper_cp0_set(CPUUniCore32State *env, uint32_t val, uint32_t creg,
|
|
|
|
uint32_t cop)
|
2012-08-10 14:42:21 +08:00
|
|
|
{
|
2013-09-04 08:19:44 +08:00
|
|
|
UniCore32CPU *cpu = uc32_env_get_cpu(env);
|
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
/*
|
|
|
|
* movc pp.nn, rn, #imm9
|
|
|
|
* rn: UCOP_REG_D
|
|
|
|
* nn: UCOP_REG_N
|
|
|
|
* 1: sys control reg.
|
|
|
|
* 2: page table base reg.
|
|
|
|
* 3: data fault status reg.
|
|
|
|
* 4: insn fault status reg.
|
|
|
|
* 5: cache op. reg.
|
|
|
|
* 6: tlb op. reg.
|
|
|
|
* imm9: split UCOP_IMM10 with bit5 is 0
|
|
|
|
*/
|
|
|
|
switch (creg) {
|
|
|
|
case 1:
|
|
|
|
if (cop != 0) {
|
|
|
|
goto unrecognized;
|
|
|
|
}
|
|
|
|
env->cp0.c1_sys = val;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if (cop != 0) {
|
|
|
|
goto unrecognized;
|
|
|
|
}
|
|
|
|
env->cp0.c2_base = val;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
if (cop != 0) {
|
|
|
|
goto unrecognized;
|
|
|
|
}
|
|
|
|
env->cp0.c3_faultstatus = val;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
if (cop != 0) {
|
|
|
|
goto unrecognized;
|
|
|
|
}
|
|
|
|
env->cp0.c4_faultaddr = val;
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
switch (cop) {
|
|
|
|
case 28:
|
|
|
|
DPRINTF("Invalidate Entire I&D cache\n");
|
|
|
|
return;
|
|
|
|
case 20:
|
|
|
|
DPRINTF("Invalidate Entire Icache\n");
|
|
|
|
return;
|
|
|
|
case 12:
|
|
|
|
DPRINTF("Invalidate Entire Dcache\n");
|
|
|
|
return;
|
|
|
|
case 10:
|
|
|
|
DPRINTF("Clean Entire Dcache\n");
|
|
|
|
return;
|
|
|
|
case 14:
|
|
|
|
DPRINTF("Flush Entire Dcache\n");
|
|
|
|
return;
|
|
|
|
case 13:
|
|
|
|
DPRINTF("Invalidate Dcache line\n");
|
|
|
|
return;
|
|
|
|
case 11:
|
|
|
|
DPRINTF("Clean Dcache line\n");
|
|
|
|
return;
|
|
|
|
case 15:
|
|
|
|
DPRINTF("Flush Dcache line\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
if ((cop <= 6) && (cop >= 2)) {
|
|
|
|
/* invalid all tlb */
|
2013-09-04 08:19:44 +08:00
|
|
|
tlb_flush(CPU(cpu), 1);
|
2012-08-10 14:42:22 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
goto unrecognized;
|
2012-08-10 14:42:21 +08:00
|
|
|
}
|
2011-04-12 16:25:59 +08:00
|
|
|
return;
|
2012-08-10 14:42:22 +08:00
|
|
|
unrecognized:
|
|
|
|
DPRINTF("Wrong register (%d) or wrong operation (%d) in cp0_set!\n",
|
|
|
|
creg, cop);
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
uint32_t helper_cp0_get(CPUUniCore32State *env, uint32_t creg, uint32_t cop)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2012-08-10 14:42:22 +08:00
|
|
|
/*
|
|
|
|
* movc rd, pp.nn, #imm9
|
|
|
|
* rd: UCOP_REG_D
|
|
|
|
* nn: UCOP_REG_N
|
|
|
|
* 0: cpuid and cachetype
|
|
|
|
* 1: sys control reg.
|
|
|
|
* 2: page table base reg.
|
|
|
|
* 3: data fault status reg.
|
|
|
|
* 4: insn fault status reg.
|
|
|
|
* imm9: split UCOP_IMM10 with bit5 is 0
|
|
|
|
*/
|
|
|
|
switch (creg) {
|
|
|
|
case 0:
|
|
|
|
switch (cop) {
|
|
|
|
case 0:
|
|
|
|
return env->cp0.c0_cpuid;
|
|
|
|
case 1:
|
|
|
|
return env->cp0.c0_cachetype;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
if (cop == 0) {
|
|
|
|
return env->cp0.c1_sys;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if (cop == 0) {
|
|
|
|
return env->cp0.c2_base;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
if (cop == 0) {
|
|
|
|
return env->cp0.c3_faultstatus;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
if (cop == 0) {
|
|
|
|
return env->cp0.c4_faultaddr;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF("Wrong register (%d) or wrong operation (%d) in cp0_set!\n",
|
|
|
|
creg, cop);
|
2011-04-12 16:25:59 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-10 14:42:39 +08:00
|
|
|
#ifdef CONFIG_CURSES
|
|
|
|
/*
|
|
|
|
* FIXME:
|
|
|
|
* 1. curses windows will be blank when switching back
|
|
|
|
* 2. backspace is not handled yet
|
|
|
|
*/
|
|
|
|
static void putc_on_screen(unsigned char ch)
|
|
|
|
{
|
|
|
|
static WINDOW *localwin;
|
|
|
|
static int init;
|
|
|
|
|
|
|
|
if (!init) {
|
|
|
|
/* Assume 80 * 30 screen to minimize the implementation */
|
|
|
|
localwin = newwin(30, 80, 0, 0);
|
|
|
|
scrollok(localwin, TRUE);
|
|
|
|
init = TRUE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (isprint(ch)) {
|
|
|
|
wprintw(localwin, "%c", ch);
|
|
|
|
} else {
|
|
|
|
switch (ch) {
|
|
|
|
case '\n':
|
|
|
|
wprintw(localwin, "%c", ch);
|
|
|
|
break;
|
|
|
|
case '\r':
|
|
|
|
/* If '\r' is put before '\n', the curses window will destroy the
|
|
|
|
* last print line. And meanwhile, '\n' implifies '\r' inside. */
|
|
|
|
break;
|
|
|
|
default: /* Not handled, so just print it hex code */
|
|
|
|
wprintw(localwin, "-- 0x%x --", ch);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
wrefresh(localwin);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define putc_on_screen(c) do { } while (0)
|
|
|
|
#endif
|
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
void helper_cp1_putc(target_ulong x)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2012-08-10 14:42:39 +08:00
|
|
|
putc_on_screen((unsigned char)x); /* Output to screen */
|
|
|
|
DPRINTF("%c", x); /* Output to stdout */
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
2012-08-10 14:42:22 +08:00
|
|
|
#endif
|
2011-04-12 16:25:59 +08:00
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
void switch_mode(CPUUniCore32State *env, int mode)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2013-09-03 23:38:47 +08:00
|
|
|
UniCore32CPU *cpu = uc32_env_get_cpu(env);
|
|
|
|
|
2012-08-10 14:42:22 +08:00
|
|
|
if (mode != ASR_MODE_USER) {
|
2013-09-03 23:38:47 +08:00
|
|
|
cpu_abort(CPU(cpu), "Tried to switch out of user mode\n");
|
2012-08-10 14:42:22 +08:00
|
|
|
}
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
|
|
|
|
2013-02-02 17:57:51 +08:00
|
|
|
void uc32_cpu_do_interrupt(CPUState *cs)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2013-09-03 23:38:47 +08:00
|
|
|
cpu_abort(cs, "NO interrupt in user mode\n");
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
|
|
|
|
2013-08-26 09:01:33 +08:00
|
|
|
int uc32_cpu_handle_mmu_fault(CPUState *cs, vaddr address,
|
2012-08-10 14:42:22 +08:00
|
|
|
int access_type, int mmu_idx)
|
2011-04-12 16:25:59 +08:00
|
|
|
{
|
2013-09-03 23:38:47 +08:00
|
|
|
cpu_abort(cs, "NO mmu fault in user mode\n");
|
2012-08-10 14:42:22 +08:00
|
|
|
return 1;
|
2011-04-12 16:25:59 +08:00
|
|
|
}
|
2012-08-10 14:42:22 +08:00
|
|
|
#endif
|
2014-09-14 00:45:24 +08:00
|
|
|
|
|
|
|
bool uc32_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
|
|
|
|
{
|
|
|
|
if (interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
UniCore32CPU *cpu = UNICORE32_CPU(cs);
|
|
|
|
CPUUniCore32State *env = &cpu->env;
|
|
|
|
|
|
|
|
if (!(env->uncached_asr & ASR_I)) {
|
|
|
|
cs->exception_index = UC32_EXCP_INTR;
|
|
|
|
uc32_cpu_do_interrupt(cs);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|