2004-05-19 07:05:28 +08:00
|
|
|
/*
|
|
|
|
* QEMU PCI bus manager
|
|
|
|
*
|
|
|
|
* Copyright (c) 2004 Fabrice Bellard
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2004-05-19 07:05:28 +08:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2007-11-18 01:14:51 +08:00
|
|
|
#include "hw.h"
|
|
|
|
#include "pci.h"
|
2009-03-06 07:01:23 +08:00
|
|
|
#include "monitor.h"
|
2007-11-18 01:14:51 +08:00
|
|
|
#include "net.h"
|
2009-02-11 23:21:48 +08:00
|
|
|
#include "sysemu.h"
|
2009-09-26 03:42:38 +08:00
|
|
|
#include "msix.h"
|
2004-05-19 07:05:28 +08:00
|
|
|
|
|
|
|
//#define DEBUG_PCI
|
2009-07-07 14:59:22 +08:00
|
|
|
#ifdef DEBUG_PCI
|
|
|
|
# define PCI_DPRINTF(format, ...) printf(format, __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
# define PCI_DPRINTF(format, ...) do { } while (0)
|
|
|
|
#endif
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2004-06-22 03:45:35 +08:00
|
|
|
struct PCIBus {
|
2009-05-23 07:05:19 +08:00
|
|
|
BusState qbus;
|
2004-06-22 03:45:35 +08:00
|
|
|
int bus_num;
|
|
|
|
int devfn_min;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_set_irq_fn set_irq;
|
2006-09-24 08:16:34 +08:00
|
|
|
pci_map_irq_fn map_irq;
|
2009-09-26 03:42:44 +08:00
|
|
|
pci_hotplug_fn hotplug;
|
2004-06-22 03:45:35 +08:00
|
|
|
uint32_t config_reg; /* XXX: suppress */
|
2009-08-28 21:28:17 +08:00
|
|
|
void *irq_opaque;
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIDevice *devices[256];
|
2006-09-25 01:01:44 +08:00
|
|
|
PCIDevice *parent_dev;
|
|
|
|
PCIBus *next;
|
2006-09-24 08:16:34 +08:00
|
|
|
/* The bus IRQ state is the logical OR of the connected devices.
|
|
|
|
Keep a count of the number of devices with raised IRQs. */
|
2007-12-10 07:56:13 +08:00
|
|
|
int nirq;
|
2009-06-30 20:12:08 +08:00
|
|
|
int *irq_count;
|
|
|
|
};
|
|
|
|
|
|
|
|
static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
|
|
|
|
|
|
|
|
static struct BusInfo pci_bus_info = {
|
|
|
|
.name = "PCI",
|
|
|
|
.size = sizeof(PCIBus),
|
|
|
|
.print_dev = pcibus_dev_print,
|
2009-07-15 19:43:31 +08:00
|
|
|
.props = (Property[]) {
|
2009-08-03 23:35:19 +08:00
|
|
|
DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
|
|
|
|
DEFINE_PROP_END_OF_LIST()
|
2009-07-15 19:43:31 +08:00
|
|
|
}
|
2004-06-22 03:45:35 +08:00
|
|
|
};
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
static void pci_update_mappings(PCIDevice *d);
|
2007-04-08 02:14:41 +08:00
|
|
|
static void pci_set_irq(void *opaque, int irq_num, int level);
|
2006-08-17 18:46:34 +08:00
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t pci_mem_base;
|
2008-12-12 05:15:42 +08:00
|
|
|
static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
|
|
|
|
static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
|
2004-06-22 03:45:35 +08:00
|
|
|
static PCIBus *first_bus;
|
|
|
|
|
2009-08-21 01:42:34 +08:00
|
|
|
static const VMStateDescription vmstate_pcibus = {
|
|
|
|
.name = "PCIBUS",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_INT32_EQUAL(nirq, PCIBus),
|
|
|
|
VMSTATE_INT32_VARRAY(irq_count, PCIBus, nirq),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2007-12-10 07:56:13 +08:00
|
|
|
}
|
2009-08-21 01:42:34 +08:00
|
|
|
};
|
2007-12-10 07:56:13 +08:00
|
|
|
|
2009-09-16 18:40:57 +08:00
|
|
|
static inline int pci_bar(int reg)
|
|
|
|
{
|
|
|
|
return reg == PCI_ROM_SLOT ? PCI_ROM_ADDRESS : PCI_BASE_ADDRESS_0 + reg * 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pci_device_reset(PCIDevice *dev)
|
|
|
|
{
|
2009-09-16 18:41:09 +08:00
|
|
|
int r;
|
|
|
|
|
2009-09-16 18:40:57 +08:00
|
|
|
memset(dev->irq_state, 0, sizeof dev->irq_state);
|
2009-09-16 18:41:09 +08:00
|
|
|
dev->config[PCI_COMMAND] &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
|
|
|
|
PCI_COMMAND_MASTER);
|
|
|
|
dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
|
|
|
|
dev->config[PCI_INTERRUPT_LINE] = 0x0;
|
|
|
|
for (r = 0; r < PCI_NUM_REGIONS; ++r) {
|
|
|
|
if (!dev->io_regions[r].size) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
pci_set_long(dev->config + pci_bar(r), dev->io_regions[r].type);
|
|
|
|
}
|
|
|
|
pci_update_mappings(dev);
|
2009-09-16 18:40:57 +08:00
|
|
|
}
|
|
|
|
|
2009-06-18 00:32:00 +08:00
|
|
|
static void pci_bus_reset(void *opaque)
|
|
|
|
{
|
2009-08-25 00:42:53 +08:00
|
|
|
PCIBus *bus = opaque;
|
2009-06-18 00:32:00 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < bus->nirq; i++) {
|
|
|
|
bus->irq_count[i] = 0;
|
|
|
|
}
|
2009-09-16 18:40:57 +08:00
|
|
|
for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
|
|
|
|
if (bus->devices[i]) {
|
|
|
|
pci_device_reset(bus->devices[i]);
|
|
|
|
}
|
2009-06-18 00:32:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-09-17 04:25:31 +08:00
|
|
|
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
|
|
|
|
const char *name, int devfn_min)
|
2004-06-22 03:45:35 +08:00
|
|
|
{
|
2007-12-10 07:56:13 +08:00
|
|
|
static int nbus = 0;
|
|
|
|
|
2009-09-17 04:25:31 +08:00
|
|
|
qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
|
2006-05-14 00:11:23 +08:00
|
|
|
bus->devfn_min = devfn_min;
|
2009-05-01 17:33:53 +08:00
|
|
|
bus->next = first_bus;
|
2004-06-22 03:45:35 +08:00
|
|
|
first_bus = bus;
|
2009-08-21 01:42:34 +08:00
|
|
|
vmstate_register(nbus++, &vmstate_pcibus, bus);
|
2009-06-27 15:25:07 +08:00
|
|
|
qemu_register_reset(pci_bus_reset, bus);
|
2009-09-17 04:25:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min)
|
|
|
|
{
|
|
|
|
PCIBus *bus;
|
|
|
|
|
|
|
|
bus = qemu_mallocz(sizeof(*bus));
|
|
|
|
bus->qbus.qdev_allocated = 1;
|
|
|
|
pci_bus_new_inplace(bus, parent, name, devfn_min);
|
|
|
|
return bus;
|
|
|
|
}
|
|
|
|
|
|
|
|
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
|
|
|
void *irq_opaque, int nirq)
|
|
|
|
{
|
|
|
|
bus->set_irq = set_irq;
|
|
|
|
bus->map_irq = map_irq;
|
|
|
|
bus->irq_opaque = irq_opaque;
|
|
|
|
bus->nirq = nirq;
|
|
|
|
bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
|
|
|
|
}
|
|
|
|
|
2009-09-26 03:42:44 +08:00
|
|
|
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug)
|
|
|
|
{
|
|
|
|
bus->qbus.allow_hotplug = 1;
|
|
|
|
bus->hotplug = hotplug;
|
|
|
|
}
|
|
|
|
|
2009-09-17 04:25:31 +08:00
|
|
|
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
|
|
|
|
pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
|
|
|
void *irq_opaque, int devfn_min, int nirq)
|
|
|
|
{
|
|
|
|
PCIBus *bus;
|
|
|
|
|
|
|
|
bus = pci_bus_new(parent, name, devfn_min);
|
|
|
|
pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
|
2004-06-22 03:45:35 +08:00
|
|
|
return bus;
|
|
|
|
}
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2009-09-17 04:25:32 +08:00
|
|
|
static void pci_register_secondary_bus(PCIBus *bus,
|
|
|
|
PCIDevice *dev,
|
|
|
|
pci_map_irq_fn map_irq,
|
|
|
|
const char *name)
|
2006-09-25 01:01:44 +08:00
|
|
|
{
|
2009-09-17 04:25:32 +08:00
|
|
|
qbus_create_inplace(&bus->qbus, &pci_bus_info, &dev->qdev, name);
|
2006-09-25 01:01:44 +08:00
|
|
|
bus->map_irq = map_irq;
|
|
|
|
bus->parent_dev = dev;
|
|
|
|
bus->next = dev->bus->next;
|
|
|
|
dev->bus->next = bus;
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
int pci_bus_num(PCIBus *s)
|
|
|
|
{
|
|
|
|
return s->bus_num;
|
|
|
|
}
|
|
|
|
|
2009-08-21 01:42:39 +08:00
|
|
|
static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
|
2004-10-03 21:56:00 +08:00
|
|
|
{
|
2009-08-21 01:42:39 +08:00
|
|
|
PCIDevice *s = container_of(pv, PCIDevice, config);
|
|
|
|
uint8_t config[size];
|
2007-12-10 07:56:13 +08:00
|
|
|
int i;
|
|
|
|
|
2009-08-21 01:42:39 +08:00
|
|
|
qemu_get_buffer(f, config, size);
|
|
|
|
for (i = 0; i < size; ++i)
|
2009-06-22 00:49:40 +08:00
|
|
|
if ((config[i] ^ s->config[i]) & s->cmask[i] & ~s->wmask[i])
|
|
|
|
return -EINVAL;
|
2009-08-21 01:42:39 +08:00
|
|
|
memcpy(s->config, config, size);
|
2009-06-22 00:49:40 +08:00
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
pci_update_mappings(s);
|
2007-12-10 07:56:13 +08:00
|
|
|
|
2004-10-03 21:56:00 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-08-21 01:42:39 +08:00
|
|
|
/* just put buffer */
|
2009-09-30 04:48:20 +08:00
|
|
|
static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
|
2009-08-21 01:42:39 +08:00
|
|
|
{
|
|
|
|
const uint8_t *v = pv;
|
|
|
|
qemu_put_buffer(f, v, size);
|
|
|
|
}
|
|
|
|
|
|
|
|
static VMStateInfo vmstate_info_pci_config = {
|
|
|
|
.name = "pci config",
|
|
|
|
.get = get_pci_config_device,
|
|
|
|
.put = put_pci_config_device,
|
|
|
|
};
|
|
|
|
|
|
|
|
const VMStateDescription vmstate_pci_device = {
|
|
|
|
.name = "PCIDevice",
|
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_INT32_LE(version_id, PCIDevice),
|
|
|
|
VMSTATE_SINGLE(config, PCIDevice, 0, vmstate_info_pci_config,
|
|
|
|
typeof_field(PCIDevice,config)),
|
|
|
|
VMSTATE_INT32_ARRAY_V(irq_state, PCIDevice, 4, 2),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
void pci_device_save(PCIDevice *s, QEMUFile *f)
|
|
|
|
{
|
|
|
|
vmstate_save_state(f, &vmstate_pci_device, s);
|
|
|
|
}
|
|
|
|
|
|
|
|
int pci_device_load(PCIDevice *s, QEMUFile *f)
|
|
|
|
{
|
|
|
|
return vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
|
|
|
|
}
|
|
|
|
|
2008-12-12 05:15:42 +08:00
|
|
|
static int pci_set_default_subsystem_id(PCIDevice *pci_dev)
|
|
|
|
{
|
|
|
|
uint16_t *id;
|
|
|
|
|
|
|
|
id = (void*)(&pci_dev->config[PCI_SUBVENDOR_ID]);
|
|
|
|
id[0] = cpu_to_le16(pci_default_sub_vendor_id);
|
|
|
|
id[1] = cpu_to_le16(pci_default_sub_device_id);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-02-11 23:21:48 +08:00
|
|
|
/*
|
|
|
|
* Parse [[<domain>:]<bus>:]<slot>, return -1 on error
|
|
|
|
*/
|
|
|
|
static int pci_parse_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp)
|
|
|
|
{
|
|
|
|
const char *p;
|
|
|
|
char *e;
|
|
|
|
unsigned long val;
|
|
|
|
unsigned long dom = 0, bus = 0;
|
|
|
|
unsigned slot = 0;
|
|
|
|
|
|
|
|
p = addr;
|
|
|
|
val = strtoul(p, &e, 16);
|
|
|
|
if (e == p)
|
|
|
|
return -1;
|
|
|
|
if (*e == ':') {
|
|
|
|
bus = val;
|
|
|
|
p = e + 1;
|
|
|
|
val = strtoul(p, &e, 16);
|
|
|
|
if (e == p)
|
|
|
|
return -1;
|
|
|
|
if (*e == ':') {
|
|
|
|
dom = bus;
|
|
|
|
bus = val;
|
|
|
|
p = e + 1;
|
|
|
|
val = strtoul(p, &e, 16);
|
|
|
|
if (e == p)
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (dom > 0xffff || bus > 0xff || val > 0x1f)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
slot = val;
|
|
|
|
|
|
|
|
if (*e)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/* Note: QEMU doesn't implement domains other than 0 */
|
|
|
|
if (dom != 0 || pci_find_bus(bus) == NULL)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
*domp = dom;
|
|
|
|
*busp = bus;
|
|
|
|
*slotp = slot;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-26 06:04:00 +08:00
|
|
|
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
|
|
|
|
unsigned *slotp)
|
2009-02-11 23:21:48 +08:00
|
|
|
{
|
2009-06-26 06:04:00 +08:00
|
|
|
/* strip legacy tag */
|
|
|
|
if (!strncmp(addr, "pci_addr=", 9)) {
|
|
|
|
addr += 9;
|
|
|
|
}
|
|
|
|
if (pci_parse_devaddr(addr, domp, busp, slotp)) {
|
|
|
|
monitor_printf(mon, "Invalid pci address\n");
|
2009-02-11 23:21:48 +08:00
|
|
|
return -1;
|
2009-06-26 06:04:00 +08:00
|
|
|
}
|
|
|
|
return 0;
|
2009-02-11 23:21:48 +08:00
|
|
|
}
|
|
|
|
|
2009-09-25 09:53:49 +08:00
|
|
|
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
|
2009-06-18 21:14:08 +08:00
|
|
|
{
|
|
|
|
int dom, bus;
|
|
|
|
unsigned slot;
|
|
|
|
|
|
|
|
if (!devaddr) {
|
|
|
|
*devfnp = -1;
|
|
|
|
return pci_find_bus(0);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pci_parse_devaddr(devaddr, &dom, &bus, &slot) < 0) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
*devfnp = slot << 3;
|
|
|
|
return pci_find_bus(bus);
|
|
|
|
}
|
|
|
|
|
2009-06-22 00:49:40 +08:00
|
|
|
static void pci_init_cmask(PCIDevice *dev)
|
|
|
|
{
|
|
|
|
pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
|
|
|
|
pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
|
|
|
|
dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
|
|
|
|
dev->cmask[PCI_REVISION_ID] = 0xff;
|
|
|
|
dev->cmask[PCI_CLASS_PROG] = 0xff;
|
|
|
|
pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
|
|
|
|
dev->cmask[PCI_HEADER_TYPE] = 0xff;
|
|
|
|
dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
|
|
|
|
}
|
|
|
|
|
2009-06-22 00:45:18 +08:00
|
|
|
static void pci_init_wmask(PCIDevice *dev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
|
|
|
|
dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
|
|
|
|
dev->wmask[PCI_COMMAND] = PCI_COMMAND_IO | PCI_COMMAND_MEMORY
|
|
|
|
| PCI_COMMAND_MASTER;
|
|
|
|
for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i)
|
|
|
|
dev->wmask[i] = 0xff;
|
|
|
|
}
|
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
/* -1 for devfn means auto assign */
|
2009-05-15 05:35:07 +08:00
|
|
|
static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
|
|
|
|
const char *name, int devfn,
|
|
|
|
PCIConfigReadFunc *config_read,
|
|
|
|
PCIConfigWriteFunc *config_write)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
|
|
|
if (devfn < 0) {
|
2004-06-22 03:45:35 +08:00
|
|
|
for(devfn = bus->devfn_min ; devfn < 256; devfn += 8) {
|
|
|
|
if (!bus->devices[devfn])
|
2004-05-19 07:05:28 +08:00
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
found: ;
|
2009-06-18 21:14:07 +08:00
|
|
|
} else if (bus->devices[devfn]) {
|
|
|
|
return NULL;
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
2004-06-22 03:45:35 +08:00
|
|
|
pci_dev->bus = bus;
|
2004-05-19 07:05:28 +08:00
|
|
|
pci_dev->devfn = devfn;
|
|
|
|
pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
|
2006-09-24 08:16:34 +08:00
|
|
|
memset(pci_dev->irq_state, 0, sizeof(pci_dev->irq_state));
|
2008-12-12 05:15:42 +08:00
|
|
|
pci_set_default_subsystem_id(pci_dev);
|
2009-06-22 00:49:40 +08:00
|
|
|
pci_init_cmask(pci_dev);
|
2009-06-22 00:45:18 +08:00
|
|
|
pci_init_wmask(pci_dev);
|
2004-05-20 20:45:00 +08:00
|
|
|
|
|
|
|
if (!config_read)
|
|
|
|
config_read = pci_default_read_config;
|
|
|
|
if (!config_write)
|
|
|
|
config_write = pci_default_write_config;
|
2004-05-19 07:05:28 +08:00
|
|
|
pci_dev->config_read = config_read;
|
|
|
|
pci_dev->config_write = config_write;
|
2004-06-22 03:45:35 +08:00
|
|
|
bus->devices[devfn] = pci_dev;
|
2007-04-08 02:14:41 +08:00
|
|
|
pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, 4);
|
2009-08-21 01:42:38 +08:00
|
|
|
pci_dev->version_id = 2; /* Current pci device vmstate version */
|
2004-05-19 07:05:28 +08:00
|
|
|
return pci_dev;
|
|
|
|
}
|
|
|
|
|
2009-05-15 05:35:07 +08:00
|
|
|
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
|
|
|
|
int instance_size, int devfn,
|
|
|
|
PCIConfigReadFunc *config_read,
|
|
|
|
PCIConfigWriteFunc *config_write)
|
|
|
|
{
|
|
|
|
PCIDevice *pci_dev;
|
|
|
|
|
|
|
|
pci_dev = qemu_mallocz(instance_size);
|
|
|
|
pci_dev = do_pci_register_device(pci_dev, bus, name, devfn,
|
|
|
|
config_read, config_write);
|
|
|
|
return pci_dev;
|
|
|
|
}
|
2009-10-02 05:12:16 +08:00
|
|
|
static target_phys_addr_t pci_to_cpu_addr(target_phys_addr_t addr)
|
2009-02-11 23:21:10 +08:00
|
|
|
{
|
|
|
|
return addr + pci_mem_base;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pci_unregister_io_regions(PCIDevice *pci_dev)
|
|
|
|
{
|
|
|
|
PCIIORegion *r;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for(i = 0; i < PCI_NUM_REGIONS; i++) {
|
|
|
|
r = &pci_dev->io_regions[i];
|
|
|
|
if (!r->size || r->addr == -1)
|
|
|
|
continue;
|
|
|
|
if (r->type == PCI_ADDRESS_SPACE_IO) {
|
|
|
|
isa_unassign_ioport(r->addr, r->size);
|
|
|
|
} else {
|
|
|
|
cpu_register_physical_memory(pci_to_cpu_addr(r->addr),
|
|
|
|
r->size,
|
|
|
|
IO_MEM_UNASSIGNED);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-09-26 03:42:37 +08:00
|
|
|
static int pci_unregister_device(DeviceState *dev)
|
2009-02-11 23:21:10 +08:00
|
|
|
{
|
2009-09-26 03:42:37 +08:00
|
|
|
PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
|
2009-09-26 03:42:38 +08:00
|
|
|
PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
|
2009-02-11 23:21:10 +08:00
|
|
|
int ret = 0;
|
|
|
|
|
2009-09-26 03:42:38 +08:00
|
|
|
if (info->exit)
|
|
|
|
ret = info->exit(pci_dev);
|
2009-02-11 23:21:10 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2009-09-26 03:42:38 +08:00
|
|
|
msix_uninit(pci_dev);
|
2009-02-11 23:21:10 +08:00
|
|
|
pci_unregister_io_regions(pci_dev);
|
|
|
|
|
|
|
|
qemu_free_irqs(pci_dev->irq);
|
|
|
|
pci_dev->bus->devices[pci_dev->devfn] = NULL;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-14 16:38:53 +08:00
|
|
|
void pci_register_bar(PCIDevice *pci_dev, int region_num,
|
2007-09-17 05:08:06 +08:00
|
|
|
uint32_t size, int type,
|
2004-05-19 07:05:28 +08:00
|
|
|
PCIMapIORegionFunc *map_func)
|
|
|
|
{
|
|
|
|
PCIIORegion *r;
|
2006-04-19 00:55:22 +08:00
|
|
|
uint32_t addr;
|
2009-06-22 00:45:18 +08:00
|
|
|
uint32_t wmask;
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2004-06-03 22:06:32 +08:00
|
|
|
if ((unsigned int)region_num >= PCI_NUM_REGIONS)
|
2004-05-19 07:05:28 +08:00
|
|
|
return;
|
2009-02-11 23:21:16 +08:00
|
|
|
|
|
|
|
if (size & (size-1)) {
|
|
|
|
fprintf(stderr, "ERROR: PCI region size must be pow2 "
|
|
|
|
"type=0x%x, size=0x%x\n", type, size);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
r = &pci_dev->io_regions[region_num];
|
|
|
|
r->addr = -1;
|
|
|
|
r->size = size;
|
|
|
|
r->type = type;
|
|
|
|
r->map_func = map_func;
|
2009-06-22 00:45:18 +08:00
|
|
|
|
|
|
|
wmask = ~(size - 1);
|
2009-09-16 18:40:57 +08:00
|
|
|
addr = pci_bar(region_num);
|
2006-04-19 00:55:22 +08:00
|
|
|
if (region_num == PCI_ROM_SLOT) {
|
2009-06-22 00:45:18 +08:00
|
|
|
/* ROM enable bit is writeable */
|
2009-09-16 18:40:57 +08:00
|
|
|
wmask |= PCI_ROM_ADDRESS_ENABLE;
|
2006-04-19 00:55:22 +08:00
|
|
|
}
|
|
|
|
*(uint32_t *)(pci_dev->config + addr) = cpu_to_le32(type);
|
2009-06-22 00:45:18 +08:00
|
|
|
*(uint32_t *)(pci_dev->wmask + addr) = cpu_to_le32(wmask);
|
2009-06-22 00:49:40 +08:00
|
|
|
*(uint32_t *)(pci_dev->cmask + addr) = 0xffffffff;
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
static void pci_update_mappings(PCIDevice *d)
|
|
|
|
{
|
|
|
|
PCIIORegion *r;
|
|
|
|
int cmd, i;
|
2009-09-16 18:40:57 +08:00
|
|
|
uint32_t last_addr, new_addr;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
cmd = le16_to_cpu(*(uint16_t *)(d->config + PCI_COMMAND));
|
2004-06-03 22:06:32 +08:00
|
|
|
for(i = 0; i < PCI_NUM_REGIONS; i++) {
|
2004-05-20 20:45:00 +08:00
|
|
|
r = &d->io_regions[i];
|
|
|
|
if (r->size != 0) {
|
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
|
|
|
if (cmd & PCI_COMMAND_IO) {
|
2009-09-16 18:40:57 +08:00
|
|
|
new_addr = pci_get_long(d->config + pci_bar(i));
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = new_addr & ~(r->size - 1);
|
|
|
|
last_addr = new_addr + r->size - 1;
|
|
|
|
/* NOTE: we have only 64K ioports on PC */
|
|
|
|
if (last_addr <= new_addr || new_addr == 0 ||
|
|
|
|
last_addr >= 0x10000) {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (cmd & PCI_COMMAND_MEMORY) {
|
2009-09-16 18:40:57 +08:00
|
|
|
new_addr = pci_get_long(d->config + pci_bar(i));
|
2004-06-03 22:06:32 +08:00
|
|
|
/* the ROM slot has a specific enable bit */
|
2009-09-16 18:40:57 +08:00
|
|
|
if (i == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE))
|
2004-06-03 22:06:32 +08:00
|
|
|
goto no_mem_map;
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = new_addr & ~(r->size - 1);
|
|
|
|
last_addr = new_addr + r->size - 1;
|
|
|
|
/* NOTE: we do not support wrapping */
|
|
|
|
/* XXX: as we cannot support really dynamic
|
|
|
|
mappings, we handle specific values as invalid
|
|
|
|
mappings. */
|
|
|
|
if (last_addr <= new_addr || new_addr == 0 ||
|
|
|
|
last_addr == -1) {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
2004-06-03 22:06:32 +08:00
|
|
|
no_mem_map:
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
/* now do the real mapping */
|
|
|
|
if (new_addr != r->addr) {
|
|
|
|
if (r->addr != -1) {
|
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
|
|
|
int class;
|
|
|
|
/* NOTE: specific hack for IDE in PC case:
|
|
|
|
only one byte must be mapped. */
|
2009-09-16 18:40:57 +08:00
|
|
|
class = pci_get_word(d->config + PCI_CLASS_DEVICE);
|
2004-05-20 20:45:00 +08:00
|
|
|
if (class == 0x0101 && r->size == 4) {
|
|
|
|
isa_unassign_ioport(r->addr + 2, 1);
|
|
|
|
} else {
|
|
|
|
isa_unassign_ioport(r->addr, r->size);
|
|
|
|
}
|
|
|
|
} else {
|
2006-05-14 00:11:23 +08:00
|
|
|
cpu_register_physical_memory(pci_to_cpu_addr(r->addr),
|
2007-09-17 05:08:06 +08:00
|
|
|
r->size,
|
2004-05-20 20:45:00 +08:00
|
|
|
IO_MEM_UNASSIGNED);
|
2008-12-10 04:09:57 +08:00
|
|
|
qemu_unregister_coalesced_mmio(r->addr, r->size);
|
2004-05-20 20:45:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
r->addr = new_addr;
|
|
|
|
if (r->addr != -1) {
|
|
|
|
r->map_func(d, i, r->addr, r->size, r->type);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
uint32_t pci_default_read_config(PCIDevice *d,
|
2004-05-20 20:45:00 +08:00
|
|
|
uint32_t address, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-05-20 20:45:00 +08:00
|
|
|
uint32_t val;
|
2006-12-11 07:20:45 +08:00
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
switch(len) {
|
|
|
|
default:
|
|
|
|
case 4:
|
2006-12-11 07:20:45 +08:00
|
|
|
if (address <= 0xfc) {
|
|
|
|
val = le32_to_cpu(*(uint32_t *)(d->config + address));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case 2:
|
|
|
|
if (address <= 0xfe) {
|
|
|
|
val = le16_to_cpu(*(uint16_t *)(d->config + address));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case 1:
|
|
|
|
val = d->config[address];
|
2004-05-20 20:45:00 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2009-06-22 00:45:18 +08:00
|
|
|
void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
|
2004-05-20 20:45:00 +08:00
|
|
|
{
|
2009-06-22 00:45:18 +08:00
|
|
|
uint8_t orig[PCI_CONFIG_SPACE_SIZE];
|
|
|
|
int i;
|
2004-05-20 20:45:00 +08:00
|
|
|
|
|
|
|
/* not efficient, but simple */
|
2009-06-22 00:45:18 +08:00
|
|
|
memcpy(orig, d->config, PCI_CONFIG_SPACE_SIZE);
|
|
|
|
for(i = 0; i < l && addr < PCI_CONFIG_SPACE_SIZE; val >>= 8, ++i, ++addr) {
|
|
|
|
uint8_t wmask = d->wmask[addr];
|
|
|
|
d->config[addr] = (d->config[addr] & ~wmask) | (val & wmask);
|
2004-05-20 20:45:00 +08:00
|
|
|
}
|
2009-06-22 00:45:18 +08:00
|
|
|
if (memcmp(orig + PCI_BASE_ADDRESS_0, d->config + PCI_BASE_ADDRESS_0, 24)
|
|
|
|
|| ((orig[PCI_COMMAND] ^ d->config[PCI_COMMAND])
|
|
|
|
& (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)))
|
2004-05-20 20:45:00 +08:00
|
|
|
pci_update_mappings(d);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIBus *s = opaque;
|
|
|
|
PCIDevice *pci_dev;
|
|
|
|
int config_addr, bus_num;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2009-07-07 14:59:22 +08:00
|
|
|
#if 0
|
|
|
|
PCI_DPRINTF("pci_data_write: addr=%08x val=%08x len=%d\n",
|
|
|
|
addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
#endif
|
2006-05-14 00:11:23 +08:00
|
|
|
bus_num = (addr >> 16) & 0xff;
|
2006-09-25 01:01:44 +08:00
|
|
|
while (s && s->bus_num != bus_num)
|
|
|
|
s = s->next;
|
|
|
|
if (!s)
|
2004-05-19 07:05:28 +08:00
|
|
|
return;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_dev = s->devices[(addr >> 8) & 0xff];
|
2004-05-19 07:05:28 +08:00
|
|
|
if (!pci_dev)
|
|
|
|
return;
|
2006-05-14 00:11:23 +08:00
|
|
|
config_addr = addr & 0xff;
|
2009-07-07 14:59:22 +08:00
|
|
|
PCI_DPRINTF("pci_config_write: %s: addr=%02x val=%08x len=%d\n",
|
|
|
|
pci_dev->name, config_addr, val, len);
|
2004-05-20 20:45:00 +08:00
|
|
|
pci_dev->config_write(pci_dev, config_addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
uint32_t pci_data_read(void *opaque, uint32_t addr, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIBus *s = opaque;
|
|
|
|
PCIDevice *pci_dev;
|
|
|
|
int config_addr, bus_num;
|
2004-05-19 07:05:28 +08:00
|
|
|
uint32_t val;
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
bus_num = (addr >> 16) & 0xff;
|
2006-09-25 01:01:44 +08:00
|
|
|
while (s && s->bus_num != bus_num)
|
|
|
|
s= s->next;
|
|
|
|
if (!s)
|
2004-05-19 07:05:28 +08:00
|
|
|
goto fail;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_dev = s->devices[(addr >> 8) & 0xff];
|
2004-05-19 07:05:28 +08:00
|
|
|
if (!pci_dev) {
|
|
|
|
fail:
|
2004-05-24 03:12:03 +08:00
|
|
|
switch(len) {
|
|
|
|
case 1:
|
|
|
|
val = 0xff;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
val = 0xffff;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 4:
|
|
|
|
val = 0xffffffff;
|
|
|
|
break;
|
|
|
|
}
|
2004-05-19 07:05:28 +08:00
|
|
|
goto the_end;
|
|
|
|
}
|
2006-05-14 00:11:23 +08:00
|
|
|
config_addr = addr & 0xff;
|
2004-05-19 07:05:28 +08:00
|
|
|
val = pci_dev->config_read(pci_dev, config_addr, len);
|
2009-07-07 14:59:22 +08:00
|
|
|
PCI_DPRINTF("pci_config_read: %s: addr=%02x val=%08x len=%d\n",
|
|
|
|
pci_dev->name, config_addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
the_end:
|
2009-07-07 14:59:22 +08:00
|
|
|
#if 0
|
|
|
|
PCI_DPRINTF("pci_data_read: addr=%08x val=%08x len=%d\n",
|
|
|
|
addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
#endif
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/***********************************************************/
|
|
|
|
/* generic PCI irq support */
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/* 0 <= irq_num <= 3. level must be 0 or 1 */
|
2007-04-08 02:14:41 +08:00
|
|
|
static void pci_set_irq(void *opaque, int irq_num, int level)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2009-08-25 00:42:53 +08:00
|
|
|
PCIDevice *pci_dev = opaque;
|
2006-09-25 01:01:44 +08:00
|
|
|
PCIBus *bus;
|
|
|
|
int change;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
change = level - pci_dev->irq_state[irq_num];
|
|
|
|
if (!change)
|
|
|
|
return;
|
2006-09-24 08:16:34 +08:00
|
|
|
|
|
|
|
pci_dev->irq_state[irq_num] = level;
|
2006-09-29 03:52:59 +08:00
|
|
|
for (;;) {
|
|
|
|
bus = pci_dev->bus;
|
2006-09-25 01:01:44 +08:00
|
|
|
irq_num = bus->map_irq(pci_dev, irq_num);
|
2006-09-29 03:52:59 +08:00
|
|
|
if (bus->set_irq)
|
|
|
|
break;
|
2006-09-25 01:01:44 +08:00
|
|
|
pci_dev = bus->parent_dev;
|
|
|
|
}
|
|
|
|
bus->irq_count[irq_num] += change;
|
2006-09-24 08:16:34 +08:00
|
|
|
bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/***********************************************************/
|
|
|
|
/* monitor info on PCI */
|
2004-05-20 20:45:00 +08:00
|
|
|
|
2006-05-21 21:45:09 +08:00
|
|
|
typedef struct {
|
|
|
|
uint16_t class;
|
|
|
|
const char *desc;
|
|
|
|
} pci_class_desc;
|
|
|
|
|
2008-10-03 02:33:50 +08:00
|
|
|
static const pci_class_desc pci_class_descriptions[] =
|
2006-05-21 21:45:09 +08:00
|
|
|
{
|
2006-08-10 09:03:35 +08:00
|
|
|
{ 0x0100, "SCSI controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0101, "IDE controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0102, "Floppy controller"},
|
|
|
|
{ 0x0103, "IPI controller"},
|
|
|
|
{ 0x0104, "RAID controller"},
|
|
|
|
{ 0x0106, "SATA controller"},
|
|
|
|
{ 0x0107, "SAS controller"},
|
|
|
|
{ 0x0180, "Storage controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0200, "Ethernet controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0201, "Token Ring controller"},
|
|
|
|
{ 0x0202, "FDDI controller"},
|
|
|
|
{ 0x0203, "ATM controller"},
|
|
|
|
{ 0x0280, "Network controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0300, "VGA controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0301, "XGA controller"},
|
|
|
|
{ 0x0302, "3D controller"},
|
|
|
|
{ 0x0380, "Display controller"},
|
|
|
|
{ 0x0400, "Video controller"},
|
|
|
|
{ 0x0401, "Audio controller"},
|
|
|
|
{ 0x0402, "Phone"},
|
|
|
|
{ 0x0480, "Multimedia controller"},
|
|
|
|
{ 0x0500, "RAM controller"},
|
|
|
|
{ 0x0501, "Flash controller"},
|
|
|
|
{ 0x0580, "Memory controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0600, "Host bridge"},
|
|
|
|
{ 0x0601, "ISA bridge"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0602, "EISA bridge"},
|
|
|
|
{ 0x0603, "MC bridge"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0604, "PCI bridge"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0605, "PCMCIA bridge"},
|
|
|
|
{ 0x0606, "NUBUS bridge"},
|
|
|
|
{ 0x0607, "CARDBUS bridge"},
|
|
|
|
{ 0x0608, "RACEWAY bridge"},
|
|
|
|
{ 0x0680, "Bridge"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0c03, "USB controller"},
|
|
|
|
{ 0, NULL}
|
|
|
|
};
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
static void pci_info_device(PCIDevice *d)
|
2004-06-22 03:45:35 +08:00
|
|
|
{
|
2009-03-06 07:01:23 +08:00
|
|
|
Monitor *mon = cur_mon;
|
2006-05-14 00:11:23 +08:00
|
|
|
int i, class;
|
|
|
|
PCIIORegion *r;
|
2008-10-03 02:33:50 +08:00
|
|
|
const pci_class_desc *desc;
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, " Bus %2d, device %3d, function %d:\n",
|
|
|
|
d->bus->bus_num, d->devfn >> 3, d->devfn & 7);
|
2006-05-14 00:11:23 +08:00
|
|
|
class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE)));
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, " ");
|
2006-05-21 21:45:09 +08:00
|
|
|
desc = pci_class_descriptions;
|
|
|
|
while (desc->desc && class != desc->class)
|
|
|
|
desc++;
|
|
|
|
if (desc->desc) {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, "%s", desc->desc);
|
2006-05-21 21:45:09 +08:00
|
|
|
} else {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, "Class %04x", class);
|
2005-05-14 07:08:13 +08:00
|
|
|
}
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, ": PCI device %04x:%04x\n",
|
2006-05-14 00:11:23 +08:00
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))),
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID))));
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
if (d->config[PCI_INTERRUPT_PIN] != 0) {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, " IRQ %d.\n",
|
|
|
|
d->config[PCI_INTERRUPT_LINE]);
|
2004-06-22 03:45:35 +08:00
|
|
|
}
|
2006-09-25 01:01:44 +08:00
|
|
|
if (class == 0x0604) {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, " BUS %d.\n", d->config[0x19]);
|
2006-09-25 01:01:44 +08:00
|
|
|
}
|
2006-05-14 00:11:23 +08:00
|
|
|
for(i = 0;i < PCI_NUM_REGIONS; i++) {
|
|
|
|
r = &d->io_regions[i];
|
|
|
|
if (r->size != 0) {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, " BAR%d: ", i);
|
2006-05-14 00:11:23 +08:00
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, "I/O at 0x%04x [0x%04x].\n",
|
|
|
|
r->addr, r->addr + r->size - 1);
|
2006-05-14 00:11:23 +08:00
|
|
|
} else {
|
2009-03-06 07:01:23 +08:00
|
|
|
monitor_printf(mon, "32 bit memory at 0x%08x [0x%08x].\n",
|
|
|
|
r->addr, r->addr + r->size - 1);
|
2006-05-14 00:11:23 +08:00
|
|
|
}
|
|
|
|
}
|
2004-05-27 06:13:53 +08:00
|
|
|
}
|
2009-07-15 19:43:36 +08:00
|
|
|
monitor_printf(mon, " id \"%s\"\n", d->qdev.id ? d->qdev.id : "");
|
2006-09-25 01:01:44 +08:00
|
|
|
if (class == 0x0604 && d->config[0x19] != 0) {
|
|
|
|
pci_for_each_device(d->config[0x19], pci_info_device);
|
|
|
|
}
|
2005-06-05 23:16:50 +08:00
|
|
|
}
|
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d))
|
2005-06-05 23:16:50 +08:00
|
|
|
{
|
2006-05-14 00:11:23 +08:00
|
|
|
PCIBus *bus = first_bus;
|
2005-06-05 23:16:50 +08:00
|
|
|
PCIDevice *d;
|
2006-05-14 00:11:23 +08:00
|
|
|
int devfn;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
while (bus && bus->bus_num != bus_num)
|
|
|
|
bus = bus->next;
|
2006-05-14 00:11:23 +08:00
|
|
|
if (bus) {
|
|
|
|
for(devfn = 0; devfn < 256; devfn++) {
|
|
|
|
d = bus->devices[devfn];
|
|
|
|
if (d)
|
|
|
|
fn(d);
|
|
|
|
}
|
2004-06-22 00:52:24 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-03-06 07:01:23 +08:00
|
|
|
void pci_info(Monitor *mon)
|
2004-06-22 00:52:24 +08:00
|
|
|
{
|
2006-09-25 01:01:44 +08:00
|
|
|
pci_for_each_device(0, pci_info_device);
|
2004-05-27 06:13:53 +08:00
|
|
|
}
|
2006-02-05 12:14:41 +08:00
|
|
|
|
2009-06-18 21:14:09 +08:00
|
|
|
PCIDevice *pci_create(const char *name, const char *devaddr)
|
2009-06-18 21:14:08 +08:00
|
|
|
{
|
|
|
|
PCIBus *bus;
|
|
|
|
int devfn;
|
|
|
|
DeviceState *dev;
|
|
|
|
|
|
|
|
bus = pci_get_bus_devfn(&devfn, devaddr);
|
|
|
|
if (!bus) {
|
|
|
|
fprintf(stderr, "Invalid PCI device address %s for device %s\n",
|
|
|
|
devaddr, name);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
dev = qdev_create(&bus->qbus, name);
|
2009-07-15 19:59:23 +08:00
|
|
|
qdev_prop_set_uint32(dev, "addr", devfn);
|
2009-06-18 21:14:08 +08:00
|
|
|
return (PCIDevice *)dev;
|
|
|
|
}
|
|
|
|
|
2009-01-14 03:47:10 +08:00
|
|
|
static const char * const pci_nic_models[] = {
|
|
|
|
"ne2k_pci",
|
|
|
|
"i82551",
|
|
|
|
"i82557b",
|
|
|
|
"i82559er",
|
|
|
|
"rtl8139",
|
|
|
|
"e1000",
|
|
|
|
"pcnet",
|
|
|
|
"virtio",
|
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2009-05-15 05:35:07 +08:00
|
|
|
static const char * const pci_nic_names[] = {
|
|
|
|
"ne2k_pci",
|
|
|
|
"i82551",
|
|
|
|
"i82557b",
|
|
|
|
"i82559er",
|
|
|
|
"rtl8139",
|
|
|
|
"e1000",
|
|
|
|
"pcnet",
|
2009-05-18 21:51:59 +08:00
|
|
|
"virtio-net-pci",
|
2009-01-14 03:47:10 +08:00
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
Fix exit on 'pci_add' Monitor command
If the user issues one of the following commands to the Monitor:
pci_add pci_addr=auto nic model=None
pci_add pci_addr=auto nic model=?
QEMU will exit, because the function used to perform sanity
checks (qemu_check_nic_model_list()) exits on error.
This function is used by the startup code, where it makes
sense to exit on error, but in the Monitor it doesn't.
Changing qemu_check_nic_model_list() to not exit on error
is not possible though, as it's used by the board init
code (the PC one), where all board specific code must have
void return.
The way I've chosen to fix this was to introduce a new function
called pci_nic_supported(), which checks if the NIC is supported
and returns true or false accordingly.
The new function is used only by the Monitor, it performs the
necessary check and returns an error in case the NIC is not
supported, thus qemu_check_nic_model_list()'s exit is never trigged.
The following should be observed:
1. Only the specified NIC is checked, the default one is assumed
to be supported
2. The NIC query command (model=?) won't work with pci_add, the
right way to do this with the Monitor is to add a new command
Signed-off-by: Luiz Capitulino <lcapitulino@redhat.com>
Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
2009-09-24 22:16:01 +08:00
|
|
|
int pci_nic_supported(const char *model)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; pci_nic_names[i]; i++)
|
|
|
|
if (strcmp(model, pci_nic_names[i]) == 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-02-05 12:14:41 +08:00
|
|
|
/* Initialize a PCI NIC. */
|
2009-06-18 21:14:08 +08:00
|
|
|
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
|
|
|
|
const char *default_devaddr)
|
2006-02-05 12:14:41 +08:00
|
|
|
{
|
2009-06-18 21:14:08 +08:00
|
|
|
const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
|
|
|
|
PCIDevice *pci_dev;
|
2009-05-15 05:35:07 +08:00
|
|
|
DeviceState *dev;
|
2009-01-14 03:47:10 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
qemu_check_nic_model_list(nd, pci_nic_models, default_model);
|
|
|
|
|
2009-05-15 05:35:07 +08:00
|
|
|
for (i = 0; pci_nic_models[i]; i++) {
|
2009-02-11 23:19:52 +08:00
|
|
|
if (strcmp(nd->model, pci_nic_models[i]) == 0) {
|
2009-06-18 21:14:08 +08:00
|
|
|
pci_dev = pci_create(pci_nic_names[i], devaddr);
|
|
|
|
dev = &pci_dev->qdev;
|
2009-07-15 19:43:35 +08:00
|
|
|
if (nd->id)
|
|
|
|
dev->id = qemu_strdup(nd->id);
|
2009-07-15 19:43:31 +08:00
|
|
|
dev->nd = nd;
|
2009-05-15 05:35:07 +08:00
|
|
|
qdev_init(dev);
|
|
|
|
nd->private = dev;
|
2009-06-18 21:14:08 +08:00
|
|
|
return pci_dev;
|
2009-02-11 23:19:52 +08:00
|
|
|
}
|
2009-05-15 05:35:07 +08:00
|
|
|
}
|
2009-02-11 23:19:52 +08:00
|
|
|
|
|
|
|
return NULL;
|
2006-02-05 12:14:41 +08:00
|
|
|
}
|
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
typedef struct {
|
|
|
|
PCIDevice dev;
|
2009-09-17 04:25:32 +08:00
|
|
|
PCIBus bus;
|
|
|
|
uint32_t vid;
|
|
|
|
uint32_t did;
|
2006-09-25 01:01:44 +08:00
|
|
|
} PCIBridge;
|
|
|
|
|
2007-11-18 09:44:38 +08:00
|
|
|
static void pci_bridge_write_config(PCIDevice *d,
|
2006-09-25 01:01:44 +08:00
|
|
|
uint32_t address, uint32_t val, int len)
|
|
|
|
{
|
|
|
|
PCIBridge *s = (PCIBridge *)d;
|
|
|
|
|
|
|
|
pci_default_write_config(d, address, val, len);
|
2009-09-17 04:25:32 +08:00
|
|
|
s->bus.bus_num = d->config[PCI_SECONDARY_BUS];
|
2006-09-25 01:01:44 +08:00
|
|
|
}
|
|
|
|
|
2009-02-11 23:19:46 +08:00
|
|
|
PCIBus *pci_find_bus(int bus_num)
|
|
|
|
{
|
|
|
|
PCIBus *bus = first_bus;
|
|
|
|
|
|
|
|
while (bus && bus->bus_num != bus_num)
|
|
|
|
bus = bus->next;
|
|
|
|
|
|
|
|
return bus;
|
|
|
|
}
|
|
|
|
|
|
|
|
PCIDevice *pci_find_device(int bus_num, int slot, int function)
|
|
|
|
{
|
|
|
|
PCIBus *bus = pci_find_bus(bus_num);
|
|
|
|
|
|
|
|
if (!bus)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return bus->devices[PCI_DEVFN(slot, function)];
|
|
|
|
}
|
|
|
|
|
2009-09-17 04:25:32 +08:00
|
|
|
static int pci_bridge_initfn(PCIDevice *dev)
|
2006-09-25 01:01:44 +08:00
|
|
|
{
|
2009-09-17 04:25:32 +08:00
|
|
|
PCIBridge *s = DO_UPCAST(PCIBridge, dev, dev);
|
2009-01-28 03:15:31 +08:00
|
|
|
|
2009-09-17 04:25:32 +08:00
|
|
|
pci_config_set_vendor_id(s->dev.config, s->vid);
|
|
|
|
pci_config_set_device_id(s->dev.config, s->did);
|
2009-01-28 03:15:31 +08:00
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
s->dev.config[0x04] = 0x06; // command = bus master, pci mem
|
|
|
|
s->dev.config[0x05] = 0x00;
|
|
|
|
s->dev.config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
|
|
|
|
s->dev.config[0x07] = 0x00; // status = fast devsel
|
|
|
|
s->dev.config[0x08] = 0x00; // revision
|
|
|
|
s->dev.config[0x09] = 0x00; // programming i/f
|
2009-02-02 03:26:20 +08:00
|
|
|
pci_config_set_class(s->dev.config, PCI_CLASS_BRIDGE_PCI);
|
2006-09-25 01:01:44 +08:00
|
|
|
s->dev.config[0x0D] = 0x10; // latency_timer
|
2009-05-04 03:03:00 +08:00
|
|
|
s->dev.config[PCI_HEADER_TYPE] =
|
|
|
|
PCI_HEADER_TYPE_MULTI_FUNCTION | PCI_HEADER_TYPE_BRIDGE; // header_type
|
2006-09-25 01:01:44 +08:00
|
|
|
s->dev.config[0x1E] = 0xa0; // secondary status
|
2009-09-17 04:25:32 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2006-09-25 01:01:44 +08:00
|
|
|
|
2009-09-17 04:25:32 +08:00
|
|
|
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
|
|
|
|
pci_map_irq_fn map_irq, const char *name)
|
|
|
|
{
|
|
|
|
PCIDevice *dev;
|
|
|
|
PCIBridge *s;
|
|
|
|
|
|
|
|
dev = pci_create_noinit(bus, devfn, "pci-bridge");
|
|
|
|
qdev_prop_set_uint32(&dev->qdev, "vendorid", vid);
|
|
|
|
qdev_prop_set_uint32(&dev->qdev, "deviceid", did);
|
|
|
|
qdev_init(&dev->qdev);
|
|
|
|
|
|
|
|
s = DO_UPCAST(PCIBridge, dev, dev);
|
|
|
|
pci_register_secondary_bus(&s->bus, &s->dev, map_irq, name);
|
|
|
|
return &s->bus;
|
2006-09-25 01:01:44 +08:00
|
|
|
}
|
2009-05-15 05:35:07 +08:00
|
|
|
|
2009-08-14 16:36:05 +08:00
|
|
|
static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
|
2009-05-15 05:35:07 +08:00
|
|
|
{
|
|
|
|
PCIDevice *pci_dev = (PCIDevice *)qdev;
|
2009-05-23 07:05:19 +08:00
|
|
|
PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
|
2009-05-15 05:35:07 +08:00
|
|
|
PCIBus *bus;
|
2009-09-26 03:42:44 +08:00
|
|
|
int devfn, rc;
|
2009-05-15 05:35:07 +08:00
|
|
|
|
2009-05-23 07:05:19 +08:00
|
|
|
bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
|
2009-07-15 19:43:31 +08:00
|
|
|
devfn = pci_dev->devfn;
|
2009-06-30 20:12:11 +08:00
|
|
|
pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn,
|
2009-06-30 20:12:07 +08:00
|
|
|
info->config_read, info->config_write);
|
2009-05-15 05:35:07 +08:00
|
|
|
assert(pci_dev);
|
2009-09-26 03:42:44 +08:00
|
|
|
rc = info->init(pci_dev);
|
|
|
|
if (rc != 0)
|
|
|
|
return rc;
|
|
|
|
if (qdev->hotplugged)
|
|
|
|
bus->hotplug(pci_dev, 1);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pci_unplug_device(DeviceState *qdev)
|
|
|
|
{
|
|
|
|
PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
|
|
|
|
|
|
|
|
dev->bus->hotplug(dev, 0);
|
|
|
|
return 0;
|
2009-05-15 05:35:07 +08:00
|
|
|
}
|
|
|
|
|
2009-06-30 20:12:07 +08:00
|
|
|
void pci_qdev_register(PCIDeviceInfo *info)
|
2009-05-15 05:35:07 +08:00
|
|
|
{
|
2009-05-23 07:05:19 +08:00
|
|
|
info->qdev.init = pci_qdev_init;
|
2009-09-26 03:42:44 +08:00
|
|
|
info->qdev.unplug = pci_unplug_device;
|
2009-09-26 03:42:37 +08:00
|
|
|
info->qdev.exit = pci_unregister_device;
|
2009-06-30 20:12:08 +08:00
|
|
|
info->qdev.bus_info = &pci_bus_info;
|
2009-06-10 15:41:42 +08:00
|
|
|
qdev_register(&info->qdev);
|
2009-05-15 05:35:07 +08:00
|
|
|
}
|
|
|
|
|
2009-06-30 20:12:07 +08:00
|
|
|
void pci_qdev_register_many(PCIDeviceInfo *info)
|
|
|
|
{
|
|
|
|
while (info->qdev.name) {
|
|
|
|
pci_qdev_register(info);
|
|
|
|
info++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-09-16 03:23:25 +08:00
|
|
|
PCIDevice *pci_create_noinit(PCIBus *bus, int devfn, const char *name)
|
2009-05-15 05:35:07 +08:00
|
|
|
{
|
|
|
|
DeviceState *dev;
|
|
|
|
|
2009-05-23 07:05:19 +08:00
|
|
|
dev = qdev_create(&bus->qbus, name);
|
2009-07-15 19:59:23 +08:00
|
|
|
qdev_prop_set_uint32(dev, "addr", devfn);
|
2009-09-16 03:23:25 +08:00
|
|
|
return DO_UPCAST(PCIDevice, qdev, dev);
|
|
|
|
}
|
2009-05-15 05:35:07 +08:00
|
|
|
|
2009-09-16 03:23:25 +08:00
|
|
|
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
|
|
|
|
{
|
|
|
|
PCIDevice *dev = pci_create_noinit(bus, devfn, name);
|
|
|
|
qdev_init(&dev->qdev);
|
|
|
|
return dev;
|
2009-05-15 05:35:07 +08:00
|
|
|
}
|
2009-06-22 00:45:40 +08:00
|
|
|
|
|
|
|
static int pci_find_space(PCIDevice *pdev, uint8_t size)
|
|
|
|
{
|
|
|
|
int offset = PCI_CONFIG_HEADER_SIZE;
|
|
|
|
int i;
|
|
|
|
for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i)
|
|
|
|
if (pdev->used[i])
|
|
|
|
offset = i + 1;
|
|
|
|
else if (i - offset + 1 == size)
|
|
|
|
return offset;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
|
|
|
|
uint8_t *prev_p)
|
|
|
|
{
|
|
|
|
uint8_t next, prev;
|
|
|
|
|
|
|
|
if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
|
|
|
|
prev = next + PCI_CAP_LIST_NEXT)
|
|
|
|
if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (prev_p)
|
|
|
|
*prev_p = prev;
|
|
|
|
return next;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reserve space and add capability to the linked list in pci config space */
|
|
|
|
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
|
|
|
|
{
|
|
|
|
uint8_t offset = pci_find_space(pdev, size);
|
|
|
|
uint8_t *config = pdev->config + offset;
|
|
|
|
if (!offset)
|
|
|
|
return -ENOSPC;
|
|
|
|
config[PCI_CAP_LIST_ID] = cap_id;
|
|
|
|
config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
|
|
|
|
pdev->config[PCI_CAPABILITY_LIST] = offset;
|
|
|
|
pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
|
|
|
|
memset(pdev->used + offset, 0xFF, size);
|
|
|
|
/* Make capability read-only by default */
|
|
|
|
memset(pdev->wmask + offset, 0, size);
|
2009-06-22 00:49:40 +08:00
|
|
|
/* Check capability by default */
|
|
|
|
memset(pdev->cmask + offset, 0xFF, size);
|
2009-06-22 00:45:40 +08:00
|
|
|
return offset;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Unlink capability from the pci config space. */
|
|
|
|
void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
|
|
|
|
{
|
|
|
|
uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
|
|
|
|
if (!offset)
|
|
|
|
return;
|
|
|
|
pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
|
|
|
|
/* Make capability writeable again */
|
|
|
|
memset(pdev->wmask + offset, 0xff, size);
|
2009-06-22 00:49:40 +08:00
|
|
|
/* Clear cmask as device-specific registers can't be checked */
|
|
|
|
memset(pdev->cmask + offset, 0, size);
|
2009-06-22 00:45:40 +08:00
|
|
|
memset(pdev->used + offset, 0, size);
|
|
|
|
|
|
|
|
if (!pdev->config[PCI_CAPABILITY_LIST])
|
|
|
|
pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Reserve space for capability at a known offset (to call after load). */
|
|
|
|
void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
|
|
|
|
{
|
|
|
|
memset(pdev->used + offset, 0xff, size);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
|
|
|
|
{
|
|
|
|
return pci_find_capability_list(pdev, cap_id, NULL);
|
|
|
|
}
|
2009-06-30 20:12:08 +08:00
|
|
|
|
|
|
|
static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
|
|
|
|
{
|
|
|
|
PCIDevice *d = (PCIDevice *)dev;
|
|
|
|
const pci_class_desc *desc;
|
|
|
|
char ctxt[64];
|
|
|
|
PCIIORegion *r;
|
|
|
|
int i, class;
|
|
|
|
|
|
|
|
class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE)));
|
|
|
|
desc = pci_class_descriptions;
|
|
|
|
while (desc->desc && class != desc->class)
|
|
|
|
desc++;
|
|
|
|
if (desc->desc) {
|
|
|
|
snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
|
|
|
|
} else {
|
|
|
|
snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
|
|
|
|
}
|
|
|
|
|
|
|
|
monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
|
|
|
|
"pci id %04x:%04x (sub %04x:%04x)\n",
|
|
|
|
indent, "", ctxt,
|
|
|
|
d->bus->bus_num, d->devfn >> 3, d->devfn & 7,
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))),
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID))),
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_SUBSYSTEM_VENDOR_ID))),
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_SUBSYSTEM_ID))));
|
|
|
|
for (i = 0; i < PCI_NUM_REGIONS; i++) {
|
|
|
|
r = &d->io_regions[i];
|
|
|
|
if (!r->size)
|
|
|
|
continue;
|
|
|
|
monitor_printf(mon, "%*sbar %d: %s at 0x%x [0x%x]\n", indent, "",
|
|
|
|
i, r->type & PCI_ADDRESS_SPACE_IO ? "i/o" : "mem",
|
|
|
|
r->addr, r->addr + r->size - 1);
|
|
|
|
}
|
|
|
|
}
|
2009-09-17 04:25:32 +08:00
|
|
|
|
|
|
|
static PCIDeviceInfo bridge_info = {
|
|
|
|
.qdev.name = "pci-bridge",
|
|
|
|
.qdev.size = sizeof(PCIBridge),
|
|
|
|
.init = pci_bridge_initfn,
|
|
|
|
.config_write = pci_bridge_write_config,
|
|
|
|
.qdev.props = (Property[]) {
|
|
|
|
DEFINE_PROP_HEX32("vendorid", PCIBridge, vid, 0),
|
|
|
|
DEFINE_PROP_HEX32("deviceid", PCIBridge, did, 0),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static void pci_register_devices(void)
|
|
|
|
{
|
|
|
|
pci_qdev_register(&bridge_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
device_init(pci_register_devices)
|