2004-05-19 07:05:28 +08:00
|
|
|
/*
|
|
|
|
* QEMU PCI bus manager
|
|
|
|
*
|
|
|
|
* Copyright (c) 2004 Fabrice Bellard
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2004-05-19 07:05:28 +08:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2007-11-18 01:14:51 +08:00
|
|
|
#include "hw.h"
|
|
|
|
#include "pci.h"
|
|
|
|
#include "console.h"
|
|
|
|
#include "net.h"
|
2008-12-18 03:13:11 +08:00
|
|
|
#include "virtio-net.h"
|
2004-05-19 07:05:28 +08:00
|
|
|
|
|
|
|
//#define DEBUG_PCI
|
|
|
|
|
2004-06-22 03:45:35 +08:00
|
|
|
struct PCIBus {
|
|
|
|
int bus_num;
|
|
|
|
int devfn_min;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_set_irq_fn set_irq;
|
2006-09-24 08:16:34 +08:00
|
|
|
pci_map_irq_fn map_irq;
|
2004-06-22 03:45:35 +08:00
|
|
|
uint32_t config_reg; /* XXX: suppress */
|
2005-06-05 23:16:50 +08:00
|
|
|
/* low level pic */
|
|
|
|
SetIRQFunc *low_set_irq;
|
2007-04-08 02:14:41 +08:00
|
|
|
qemu_irq *irq_opaque;
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIDevice *devices[256];
|
2006-09-25 01:01:44 +08:00
|
|
|
PCIDevice *parent_dev;
|
|
|
|
PCIBus *next;
|
2006-09-24 08:16:34 +08:00
|
|
|
/* The bus IRQ state is the logical OR of the connected devices.
|
|
|
|
Keep a count of the number of devices with raised IRQs. */
|
2007-12-10 07:56:13 +08:00
|
|
|
int nirq;
|
2006-09-25 01:01:44 +08:00
|
|
|
int irq_count[];
|
2004-06-22 03:45:35 +08:00
|
|
|
};
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
static void pci_update_mappings(PCIDevice *d);
|
2007-04-08 02:14:41 +08:00
|
|
|
static void pci_set_irq(void *opaque, int irq_num, int level);
|
2006-08-17 18:46:34 +08:00
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
target_phys_addr_t pci_mem_base;
|
2008-12-12 05:15:42 +08:00
|
|
|
static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
|
|
|
|
static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
|
2004-05-20 20:45:00 +08:00
|
|
|
static int pci_irq_index;
|
2004-06-22 03:45:35 +08:00
|
|
|
static PCIBus *first_bus;
|
|
|
|
|
2007-12-10 07:56:13 +08:00
|
|
|
static void pcibus_save(QEMUFile *f, void *opaque)
|
|
|
|
{
|
|
|
|
PCIBus *bus = (PCIBus *)opaque;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
qemu_put_be32(f, bus->nirq);
|
|
|
|
for (i = 0; i < bus->nirq; i++)
|
|
|
|
qemu_put_be32(f, bus->irq_count[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int pcibus_load(QEMUFile *f, void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
PCIBus *bus = (PCIBus *)opaque;
|
|
|
|
int i, nirq;
|
|
|
|
|
|
|
|
if (version_id != 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
nirq = qemu_get_be32(f);
|
|
|
|
if (bus->nirq != nirq) {
|
|
|
|
fprintf(stderr, "pcibus_load: nirq mismatch: src=%d dst=%d\n",
|
|
|
|
nirq, bus->nirq);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < nirq; i++)
|
|
|
|
bus->irq_count[i] = qemu_get_be32(f);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-09-24 08:16:34 +08:00
|
|
|
PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
2007-04-08 02:14:41 +08:00
|
|
|
qemu_irq *pic, int devfn_min, int nirq)
|
2004-06-22 03:45:35 +08:00
|
|
|
{
|
|
|
|
PCIBus *bus;
|
2007-12-10 07:56:13 +08:00
|
|
|
static int nbus = 0;
|
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
bus = qemu_mallocz(sizeof(PCIBus) + (nirq * sizeof(int)));
|
2006-05-14 00:11:23 +08:00
|
|
|
bus->set_irq = set_irq;
|
2006-09-24 08:16:34 +08:00
|
|
|
bus->map_irq = map_irq;
|
2006-05-14 00:11:23 +08:00
|
|
|
bus->irq_opaque = pic;
|
|
|
|
bus->devfn_min = devfn_min;
|
2007-12-10 07:56:13 +08:00
|
|
|
bus->nirq = nirq;
|
2004-06-22 03:45:35 +08:00
|
|
|
first_bus = bus;
|
2007-12-10 07:56:13 +08:00
|
|
|
register_savevm("PCIBUS", nbus++, 1, pcibus_save, pcibus_load, bus);
|
2004-06-22 03:45:35 +08:00
|
|
|
return bus;
|
|
|
|
}
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2007-11-18 09:44:38 +08:00
|
|
|
static PCIBus *pci_register_secondary_bus(PCIDevice *dev, pci_map_irq_fn map_irq)
|
2006-09-25 01:01:44 +08:00
|
|
|
{
|
|
|
|
PCIBus *bus;
|
|
|
|
bus = qemu_mallocz(sizeof(PCIBus));
|
|
|
|
bus->map_irq = map_irq;
|
|
|
|
bus->parent_dev = dev;
|
|
|
|
bus->next = dev->bus->next;
|
|
|
|
dev->bus->next = bus;
|
|
|
|
return bus;
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
int pci_bus_num(PCIBus *s)
|
|
|
|
{
|
|
|
|
return s->bus_num;
|
|
|
|
}
|
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
void pci_device_save(PCIDevice *s, QEMUFile *f)
|
2004-10-03 21:56:00 +08:00
|
|
|
{
|
2007-12-10 07:56:13 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
qemu_put_be32(f, 2); /* PCI device version */
|
2004-10-03 21:56:00 +08:00
|
|
|
qemu_put_buffer(f, s->config, 256);
|
2007-12-10 07:56:13 +08:00
|
|
|
for (i = 0; i < 4; i++)
|
|
|
|
qemu_put_be32(f, s->irq_state[i]);
|
2004-10-03 21:56:00 +08:00
|
|
|
}
|
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
int pci_device_load(PCIDevice *s, QEMUFile *f)
|
2004-10-03 21:56:00 +08:00
|
|
|
{
|
2006-08-17 18:46:34 +08:00
|
|
|
uint32_t version_id;
|
2007-12-10 07:56:13 +08:00
|
|
|
int i;
|
|
|
|
|
2006-08-17 18:46:34 +08:00
|
|
|
version_id = qemu_get_be32(f);
|
2007-12-10 07:56:13 +08:00
|
|
|
if (version_id > 2)
|
2004-10-03 21:56:00 +08:00
|
|
|
return -EINVAL;
|
|
|
|
qemu_get_buffer(f, s->config, 256);
|
2006-08-17 18:46:34 +08:00
|
|
|
pci_update_mappings(s);
|
2007-12-10 07:56:13 +08:00
|
|
|
|
|
|
|
if (version_id >= 2)
|
|
|
|
for (i = 0; i < 4; i ++)
|
|
|
|
s->irq_state[i] = qemu_get_be32(f);
|
|
|
|
|
2004-10-03 21:56:00 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-12-12 05:15:42 +08:00
|
|
|
static int pci_set_default_subsystem_id(PCIDevice *pci_dev)
|
|
|
|
{
|
|
|
|
uint16_t *id;
|
|
|
|
|
|
|
|
id = (void*)(&pci_dev->config[PCI_SUBVENDOR_ID]);
|
|
|
|
id[0] = cpu_to_le16(pci_default_sub_vendor_id);
|
|
|
|
id[1] = cpu_to_le16(pci_default_sub_device_id);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
/* -1 for devfn means auto assign */
|
2007-09-17 05:08:06 +08:00
|
|
|
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
|
2004-06-22 03:45:35 +08:00
|
|
|
int instance_size, int devfn,
|
2007-09-17 05:08:06 +08:00
|
|
|
PCIConfigReadFunc *config_read,
|
2004-05-19 07:05:28 +08:00
|
|
|
PCIConfigWriteFunc *config_write)
|
|
|
|
{
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIDevice *pci_dev;
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
if (pci_irq_index >= PCI_DEVICES_MAX)
|
|
|
|
return NULL;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
if (devfn < 0) {
|
2004-06-22 03:45:35 +08:00
|
|
|
for(devfn = bus->devfn_min ; devfn < 256; devfn += 8) {
|
|
|
|
if (!bus->devices[devfn])
|
2004-05-19 07:05:28 +08:00
|
|
|
goto found;
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
found: ;
|
|
|
|
}
|
|
|
|
pci_dev = qemu_mallocz(instance_size);
|
|
|
|
if (!pci_dev)
|
|
|
|
return NULL;
|
2004-06-22 03:45:35 +08:00
|
|
|
pci_dev->bus = bus;
|
2004-05-19 07:05:28 +08:00
|
|
|
pci_dev->devfn = devfn;
|
|
|
|
pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
|
2006-09-24 08:16:34 +08:00
|
|
|
memset(pci_dev->irq_state, 0, sizeof(pci_dev->irq_state));
|
2008-12-12 05:15:42 +08:00
|
|
|
pci_set_default_subsystem_id(pci_dev);
|
2004-05-20 20:45:00 +08:00
|
|
|
|
|
|
|
if (!config_read)
|
|
|
|
config_read = pci_default_read_config;
|
|
|
|
if (!config_write)
|
|
|
|
config_write = pci_default_write_config;
|
2004-05-19 07:05:28 +08:00
|
|
|
pci_dev->config_read = config_read;
|
|
|
|
pci_dev->config_write = config_write;
|
2004-05-20 20:45:00 +08:00
|
|
|
pci_dev->irq_index = pci_irq_index++;
|
2004-06-22 03:45:35 +08:00
|
|
|
bus->devices[devfn] = pci_dev;
|
2007-04-08 02:14:41 +08:00
|
|
|
pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, 4);
|
2004-05-19 07:05:28 +08:00
|
|
|
return pci_dev;
|
|
|
|
}
|
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
void pci_register_io_region(PCIDevice *pci_dev, int region_num,
|
|
|
|
uint32_t size, int type,
|
2004-05-19 07:05:28 +08:00
|
|
|
PCIMapIORegionFunc *map_func)
|
|
|
|
{
|
|
|
|
PCIIORegion *r;
|
2006-04-19 00:55:22 +08:00
|
|
|
uint32_t addr;
|
2004-05-19 07:05:28 +08:00
|
|
|
|
2004-06-03 22:06:32 +08:00
|
|
|
if ((unsigned int)region_num >= PCI_NUM_REGIONS)
|
2004-05-19 07:05:28 +08:00
|
|
|
return;
|
|
|
|
r = &pci_dev->io_regions[region_num];
|
|
|
|
r->addr = -1;
|
|
|
|
r->size = size;
|
|
|
|
r->type = type;
|
|
|
|
r->map_func = map_func;
|
2006-04-19 00:55:22 +08:00
|
|
|
if (region_num == PCI_ROM_SLOT) {
|
|
|
|
addr = 0x30;
|
|
|
|
} else {
|
|
|
|
addr = 0x10 + region_num * 4;
|
|
|
|
}
|
|
|
|
*(uint32_t *)(pci_dev->config + addr) = cpu_to_le32(type);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2007-11-18 09:44:38 +08:00
|
|
|
static target_phys_addr_t pci_to_cpu_addr(target_phys_addr_t addr)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2006-05-14 00:11:23 +08:00
|
|
|
return addr + pci_mem_base;
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
static void pci_update_mappings(PCIDevice *d)
|
|
|
|
{
|
|
|
|
PCIIORegion *r;
|
|
|
|
int cmd, i;
|
2004-06-03 22:06:32 +08:00
|
|
|
uint32_t last_addr, new_addr, config_ofs;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
cmd = le16_to_cpu(*(uint16_t *)(d->config + PCI_COMMAND));
|
2004-06-03 22:06:32 +08:00
|
|
|
for(i = 0; i < PCI_NUM_REGIONS; i++) {
|
2004-05-20 20:45:00 +08:00
|
|
|
r = &d->io_regions[i];
|
2004-06-03 22:06:32 +08:00
|
|
|
if (i == PCI_ROM_SLOT) {
|
|
|
|
config_ofs = 0x30;
|
|
|
|
} else {
|
|
|
|
config_ofs = 0x10 + i * 4;
|
|
|
|
}
|
2004-05-20 20:45:00 +08:00
|
|
|
if (r->size != 0) {
|
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
|
|
|
if (cmd & PCI_COMMAND_IO) {
|
2007-09-17 05:08:06 +08:00
|
|
|
new_addr = le32_to_cpu(*(uint32_t *)(d->config +
|
2004-06-03 22:06:32 +08:00
|
|
|
config_ofs));
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = new_addr & ~(r->size - 1);
|
|
|
|
last_addr = new_addr + r->size - 1;
|
|
|
|
/* NOTE: we have only 64K ioports on PC */
|
|
|
|
if (last_addr <= new_addr || new_addr == 0 ||
|
|
|
|
last_addr >= 0x10000) {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (cmd & PCI_COMMAND_MEMORY) {
|
2007-09-17 05:08:06 +08:00
|
|
|
new_addr = le32_to_cpu(*(uint32_t *)(d->config +
|
2004-06-03 22:06:32 +08:00
|
|
|
config_ofs));
|
|
|
|
/* the ROM slot has a specific enable bit */
|
|
|
|
if (i == PCI_ROM_SLOT && !(new_addr & 1))
|
|
|
|
goto no_mem_map;
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = new_addr & ~(r->size - 1);
|
|
|
|
last_addr = new_addr + r->size - 1;
|
|
|
|
/* NOTE: we do not support wrapping */
|
|
|
|
/* XXX: as we cannot support really dynamic
|
|
|
|
mappings, we handle specific values as invalid
|
|
|
|
mappings. */
|
|
|
|
if (last_addr <= new_addr || new_addr == 0 ||
|
|
|
|
last_addr == -1) {
|
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
} else {
|
2004-06-03 22:06:32 +08:00
|
|
|
no_mem_map:
|
2004-05-20 20:45:00 +08:00
|
|
|
new_addr = -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
/* now do the real mapping */
|
|
|
|
if (new_addr != r->addr) {
|
|
|
|
if (r->addr != -1) {
|
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
|
|
|
int class;
|
|
|
|
/* NOTE: specific hack for IDE in PC case:
|
|
|
|
only one byte must be mapped. */
|
|
|
|
class = d->config[0x0a] | (d->config[0x0b] << 8);
|
|
|
|
if (class == 0x0101 && r->size == 4) {
|
|
|
|
isa_unassign_ioport(r->addr + 2, 1);
|
|
|
|
} else {
|
|
|
|
isa_unassign_ioport(r->addr, r->size);
|
|
|
|
}
|
|
|
|
} else {
|
2006-05-14 00:11:23 +08:00
|
|
|
cpu_register_physical_memory(pci_to_cpu_addr(r->addr),
|
2007-09-17 05:08:06 +08:00
|
|
|
r->size,
|
2004-05-20 20:45:00 +08:00
|
|
|
IO_MEM_UNASSIGNED);
|
2008-12-10 04:09:57 +08:00
|
|
|
qemu_unregister_coalesced_mmio(r->addr, r->size);
|
2004-05-20 20:45:00 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
r->addr = new_addr;
|
|
|
|
if (r->addr != -1) {
|
|
|
|
r->map_func(d, i, r->addr, r->size, r->type);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
uint32_t pci_default_read_config(PCIDevice *d,
|
2004-05-20 20:45:00 +08:00
|
|
|
uint32_t address, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-05-20 20:45:00 +08:00
|
|
|
uint32_t val;
|
2006-12-11 07:20:45 +08:00
|
|
|
|
2004-05-20 20:45:00 +08:00
|
|
|
switch(len) {
|
|
|
|
default:
|
|
|
|
case 4:
|
2006-12-11 07:20:45 +08:00
|
|
|
if (address <= 0xfc) {
|
|
|
|
val = le32_to_cpu(*(uint32_t *)(d->config + address));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case 2:
|
|
|
|
if (address <= 0xfe) {
|
|
|
|
val = le16_to_cpu(*(uint16_t *)(d->config + address));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case 1:
|
|
|
|
val = d->config[address];
|
2004-05-20 20:45:00 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
void pci_default_write_config(PCIDevice *d,
|
2004-05-20 20:45:00 +08:00
|
|
|
uint32_t address, uint32_t val, int len)
|
|
|
|
{
|
|
|
|
int can_write, i;
|
2004-05-23 00:28:18 +08:00
|
|
|
uint32_t end, addr;
|
2004-05-20 20:45:00 +08:00
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
if (len == 4 && ((address >= 0x10 && address < 0x10 + 4 * 6) ||
|
2004-06-03 22:06:32 +08:00
|
|
|
(address >= 0x30 && address < 0x34))) {
|
2004-05-20 20:45:00 +08:00
|
|
|
PCIIORegion *r;
|
|
|
|
int reg;
|
|
|
|
|
2004-06-03 22:06:32 +08:00
|
|
|
if ( address >= 0x30 ) {
|
|
|
|
reg = PCI_ROM_SLOT;
|
|
|
|
}else{
|
|
|
|
reg = (address - 0x10) >> 2;
|
|
|
|
}
|
2004-05-20 20:45:00 +08:00
|
|
|
r = &d->io_regions[reg];
|
|
|
|
if (r->size == 0)
|
|
|
|
goto default_config;
|
|
|
|
/* compute the stored value */
|
2004-06-03 22:06:32 +08:00
|
|
|
if (reg == PCI_ROM_SLOT) {
|
|
|
|
/* keep ROM enable bit */
|
|
|
|
val &= (~(r->size - 1)) | 1;
|
|
|
|
} else {
|
|
|
|
val &= ~(r->size - 1);
|
|
|
|
val |= r->type;
|
|
|
|
}
|
|
|
|
*(uint32_t *)(d->config + address) = cpu_to_le32(val);
|
2004-05-20 20:45:00 +08:00
|
|
|
pci_update_mappings(d);
|
2004-05-19 07:05:28 +08:00
|
|
|
return;
|
2004-05-20 20:45:00 +08:00
|
|
|
}
|
|
|
|
default_config:
|
|
|
|
/* not efficient, but simple */
|
2004-05-23 00:28:18 +08:00
|
|
|
addr = address;
|
2004-05-20 20:45:00 +08:00
|
|
|
for(i = 0; i < len; i++) {
|
|
|
|
/* default read/write accesses */
|
2004-06-04 00:40:20 +08:00
|
|
|
switch(d->config[0x0e]) {
|
2004-05-20 20:45:00 +08:00
|
|
|
case 0x00:
|
2004-06-04 00:40:20 +08:00
|
|
|
case 0x80:
|
|
|
|
switch(addr) {
|
|
|
|
case 0x00:
|
|
|
|
case 0x01:
|
|
|
|
case 0x02:
|
|
|
|
case 0x03:
|
|
|
|
case 0x08:
|
|
|
|
case 0x09:
|
|
|
|
case 0x0a:
|
|
|
|
case 0x0b:
|
|
|
|
case 0x0e:
|
|
|
|
case 0x10 ... 0x27: /* base */
|
2008-12-19 06:43:33 +08:00
|
|
|
case 0x2c ... 0x2f: /* read-only subsystem ID & vendor ID */
|
2004-06-04 00:40:20 +08:00
|
|
|
case 0x30 ... 0x33: /* rom */
|
|
|
|
case 0x3d:
|
|
|
|
can_write = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
can_write = 1;
|
|
|
|
break;
|
|
|
|
}
|
2004-05-20 20:45:00 +08:00
|
|
|
break;
|
|
|
|
default:
|
2004-06-04 00:40:20 +08:00
|
|
|
case 0x01:
|
|
|
|
switch(addr) {
|
|
|
|
case 0x00:
|
|
|
|
case 0x01:
|
|
|
|
case 0x02:
|
|
|
|
case 0x03:
|
|
|
|
case 0x08:
|
|
|
|
case 0x09:
|
|
|
|
case 0x0a:
|
|
|
|
case 0x0b:
|
|
|
|
case 0x0e:
|
2008-12-19 06:43:33 +08:00
|
|
|
case 0x2c ... 0x2f: /* read-only subsystem ID & vendor ID */
|
2004-06-04 00:40:20 +08:00
|
|
|
case 0x38 ... 0x3b: /* rom */
|
|
|
|
case 0x3d:
|
|
|
|
can_write = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
can_write = 1;
|
|
|
|
break;
|
|
|
|
}
|
2004-05-20 20:45:00 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (can_write) {
|
2008-12-19 06:43:33 +08:00
|
|
|
/* Mask out writes to reserved bits in registers */
|
|
|
|
switch (addr) {
|
2008-12-19 06:43:40 +08:00
|
|
|
case 0x05:
|
|
|
|
val &= ~PCI_COMMAND_RESERVED_MASK_HI;
|
|
|
|
break;
|
2008-12-19 06:43:33 +08:00
|
|
|
case 0x06:
|
|
|
|
val &= ~PCI_STATUS_RESERVED_MASK_LO;
|
|
|
|
break;
|
|
|
|
case 0x07:
|
|
|
|
val &= ~PCI_STATUS_RESERVED_MASK_HI;
|
|
|
|
break;
|
|
|
|
}
|
2004-05-23 00:28:18 +08:00
|
|
|
d->config[addr] = val;
|
2004-05-20 20:45:00 +08:00
|
|
|
}
|
2006-12-11 07:20:45 +08:00
|
|
|
if (++addr > 0xff)
|
|
|
|
break;
|
2004-05-20 20:45:00 +08:00
|
|
|
val >>= 8;
|
|
|
|
}
|
|
|
|
|
|
|
|
end = address + len;
|
|
|
|
if (end > PCI_COMMAND && address < (PCI_COMMAND + 2)) {
|
|
|
|
/* if the command register is modified, we must modify the mappings */
|
|
|
|
pci_update_mappings(d);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIBus *s = opaque;
|
|
|
|
PCIDevice *pci_dev;
|
|
|
|
int config_addr, bus_num;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2004-05-19 07:05:28 +08:00
|
|
|
#if defined(DEBUG_PCI) && 0
|
|
|
|
printf("pci_data_write: addr=%08x val=%08x len=%d\n",
|
2006-05-14 00:11:23 +08:00
|
|
|
addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
#endif
|
2006-05-14 00:11:23 +08:00
|
|
|
bus_num = (addr >> 16) & 0xff;
|
2006-09-25 01:01:44 +08:00
|
|
|
while (s && s->bus_num != bus_num)
|
|
|
|
s = s->next;
|
|
|
|
if (!s)
|
2004-05-19 07:05:28 +08:00
|
|
|
return;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_dev = s->devices[(addr >> 8) & 0xff];
|
2004-05-19 07:05:28 +08:00
|
|
|
if (!pci_dev)
|
|
|
|
return;
|
2006-05-14 00:11:23 +08:00
|
|
|
config_addr = addr & 0xff;
|
2004-05-19 07:05:28 +08:00
|
|
|
#if defined(DEBUG_PCI)
|
|
|
|
printf("pci_config_write: %s: addr=%02x val=%08x len=%d\n",
|
|
|
|
pci_dev->name, config_addr, val, len);
|
|
|
|
#endif
|
2004-05-20 20:45:00 +08:00
|
|
|
pci_dev->config_write(pci_dev, config_addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
uint32_t pci_data_read(void *opaque, uint32_t addr, int len)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2004-06-22 03:45:35 +08:00
|
|
|
PCIBus *s = opaque;
|
|
|
|
PCIDevice *pci_dev;
|
|
|
|
int config_addr, bus_num;
|
2004-05-19 07:05:28 +08:00
|
|
|
uint32_t val;
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
bus_num = (addr >> 16) & 0xff;
|
2006-09-25 01:01:44 +08:00
|
|
|
while (s && s->bus_num != bus_num)
|
|
|
|
s= s->next;
|
|
|
|
if (!s)
|
2004-05-19 07:05:28 +08:00
|
|
|
goto fail;
|
2006-05-14 00:11:23 +08:00
|
|
|
pci_dev = s->devices[(addr >> 8) & 0xff];
|
2004-05-19 07:05:28 +08:00
|
|
|
if (!pci_dev) {
|
|
|
|
fail:
|
2004-05-24 03:12:03 +08:00
|
|
|
switch(len) {
|
|
|
|
case 1:
|
|
|
|
val = 0xff;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
val = 0xffff;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 4:
|
|
|
|
val = 0xffffffff;
|
|
|
|
break;
|
|
|
|
}
|
2004-05-19 07:05:28 +08:00
|
|
|
goto the_end;
|
|
|
|
}
|
2006-05-14 00:11:23 +08:00
|
|
|
config_addr = addr & 0xff;
|
2004-05-19 07:05:28 +08:00
|
|
|
val = pci_dev->config_read(pci_dev, config_addr, len);
|
|
|
|
#if defined(DEBUG_PCI)
|
|
|
|
printf("pci_config_read: %s: addr=%02x val=%08x len=%d\n",
|
|
|
|
pci_dev->name, config_addr, val, len);
|
|
|
|
#endif
|
|
|
|
the_end:
|
|
|
|
#if defined(DEBUG_PCI) && 0
|
|
|
|
printf("pci_data_read: addr=%08x val=%08x len=%d\n",
|
2006-05-14 00:11:23 +08:00
|
|
|
addr, val, len);
|
2004-05-19 07:05:28 +08:00
|
|
|
#endif
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/***********************************************************/
|
|
|
|
/* generic PCI irq support */
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/* 0 <= irq_num <= 3. level must be 0 or 1 */
|
2007-04-08 02:14:41 +08:00
|
|
|
static void pci_set_irq(void *opaque, int irq_num, int level)
|
2004-05-19 07:05:28 +08:00
|
|
|
{
|
2007-04-08 02:14:41 +08:00
|
|
|
PCIDevice *pci_dev = (PCIDevice *)opaque;
|
2006-09-25 01:01:44 +08:00
|
|
|
PCIBus *bus;
|
|
|
|
int change;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
change = level - pci_dev->irq_state[irq_num];
|
|
|
|
if (!change)
|
|
|
|
return;
|
2006-09-24 08:16:34 +08:00
|
|
|
|
|
|
|
pci_dev->irq_state[irq_num] = level;
|
2006-09-29 03:52:59 +08:00
|
|
|
for (;;) {
|
|
|
|
bus = pci_dev->bus;
|
2006-09-25 01:01:44 +08:00
|
|
|
irq_num = bus->map_irq(pci_dev, irq_num);
|
2006-09-29 03:52:59 +08:00
|
|
|
if (bus->set_irq)
|
|
|
|
break;
|
2006-09-25 01:01:44 +08:00
|
|
|
pci_dev = bus->parent_dev;
|
|
|
|
}
|
|
|
|
bus->irq_count[irq_num] += change;
|
2006-09-24 08:16:34 +08:00
|
|
|
bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
|
2004-05-19 07:05:28 +08:00
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
/***********************************************************/
|
|
|
|
/* monitor info on PCI */
|
2004-05-20 20:45:00 +08:00
|
|
|
|
2006-05-21 21:45:09 +08:00
|
|
|
typedef struct {
|
|
|
|
uint16_t class;
|
|
|
|
const char *desc;
|
|
|
|
} pci_class_desc;
|
|
|
|
|
2008-10-03 02:33:50 +08:00
|
|
|
static const pci_class_desc pci_class_descriptions[] =
|
2006-05-21 21:45:09 +08:00
|
|
|
{
|
2006-08-10 09:03:35 +08:00
|
|
|
{ 0x0100, "SCSI controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0101, "IDE controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0102, "Floppy controller"},
|
|
|
|
{ 0x0103, "IPI controller"},
|
|
|
|
{ 0x0104, "RAID controller"},
|
|
|
|
{ 0x0106, "SATA controller"},
|
|
|
|
{ 0x0107, "SAS controller"},
|
|
|
|
{ 0x0180, "Storage controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0200, "Ethernet controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0201, "Token Ring controller"},
|
|
|
|
{ 0x0202, "FDDI controller"},
|
|
|
|
{ 0x0203, "ATM controller"},
|
|
|
|
{ 0x0280, "Network controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0300, "VGA controller"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0301, "XGA controller"},
|
|
|
|
{ 0x0302, "3D controller"},
|
|
|
|
{ 0x0380, "Display controller"},
|
|
|
|
{ 0x0400, "Video controller"},
|
|
|
|
{ 0x0401, "Audio controller"},
|
|
|
|
{ 0x0402, "Phone"},
|
|
|
|
{ 0x0480, "Multimedia controller"},
|
|
|
|
{ 0x0500, "RAM controller"},
|
|
|
|
{ 0x0501, "Flash controller"},
|
|
|
|
{ 0x0580, "Memory controller"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0600, "Host bridge"},
|
|
|
|
{ 0x0601, "ISA bridge"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0602, "EISA bridge"},
|
|
|
|
{ 0x0603, "MC bridge"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0604, "PCI bridge"},
|
2007-04-14 20:24:46 +08:00
|
|
|
{ 0x0605, "PCMCIA bridge"},
|
|
|
|
{ 0x0606, "NUBUS bridge"},
|
|
|
|
{ 0x0607, "CARDBUS bridge"},
|
|
|
|
{ 0x0608, "RACEWAY bridge"},
|
|
|
|
{ 0x0680, "Bridge"},
|
2006-05-21 21:45:09 +08:00
|
|
|
{ 0x0c03, "USB controller"},
|
|
|
|
{ 0, NULL}
|
|
|
|
};
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
static void pci_info_device(PCIDevice *d)
|
2004-06-22 03:45:35 +08:00
|
|
|
{
|
2006-05-14 00:11:23 +08:00
|
|
|
int i, class;
|
|
|
|
PCIIORegion *r;
|
2008-10-03 02:33:50 +08:00
|
|
|
const pci_class_desc *desc;
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
term_printf(" Bus %2d, device %3d, function %d:\n",
|
|
|
|
d->bus->bus_num, d->devfn >> 3, d->devfn & 7);
|
|
|
|
class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE)));
|
|
|
|
term_printf(" ");
|
2006-05-21 21:45:09 +08:00
|
|
|
desc = pci_class_descriptions;
|
|
|
|
while (desc->desc && class != desc->class)
|
|
|
|
desc++;
|
|
|
|
if (desc->desc) {
|
|
|
|
term_printf("%s", desc->desc);
|
|
|
|
} else {
|
2006-05-14 00:11:23 +08:00
|
|
|
term_printf("Class %04x", class);
|
2005-05-14 07:08:13 +08:00
|
|
|
}
|
2006-05-14 00:11:23 +08:00
|
|
|
term_printf(": PCI device %04x:%04x\n",
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))),
|
|
|
|
le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID))));
|
2004-06-22 03:45:35 +08:00
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
if (d->config[PCI_INTERRUPT_PIN] != 0) {
|
|
|
|
term_printf(" IRQ %d.\n", d->config[PCI_INTERRUPT_LINE]);
|
2004-06-22 03:45:35 +08:00
|
|
|
}
|
2006-09-25 01:01:44 +08:00
|
|
|
if (class == 0x0604) {
|
|
|
|
term_printf(" BUS %d.\n", d->config[0x19]);
|
|
|
|
}
|
2006-05-14 00:11:23 +08:00
|
|
|
for(i = 0;i < PCI_NUM_REGIONS; i++) {
|
|
|
|
r = &d->io_regions[i];
|
|
|
|
if (r->size != 0) {
|
|
|
|
term_printf(" BAR%d: ", i);
|
|
|
|
if (r->type & PCI_ADDRESS_SPACE_IO) {
|
2007-09-17 05:08:06 +08:00
|
|
|
term_printf("I/O at 0x%04x [0x%04x].\n",
|
2006-05-14 00:11:23 +08:00
|
|
|
r->addr, r->addr + r->size - 1);
|
|
|
|
} else {
|
2007-09-17 05:08:06 +08:00
|
|
|
term_printf("32 bit memory at 0x%08x [0x%08x].\n",
|
2006-05-14 00:11:23 +08:00
|
|
|
r->addr, r->addr + r->size - 1);
|
|
|
|
}
|
|
|
|
}
|
2004-05-27 06:13:53 +08:00
|
|
|
}
|
2006-09-25 01:01:44 +08:00
|
|
|
if (class == 0x0604 && d->config[0x19] != 0) {
|
|
|
|
pci_for_each_device(d->config[0x19], pci_info_device);
|
|
|
|
}
|
2005-06-05 23:16:50 +08:00
|
|
|
}
|
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d))
|
2005-06-05 23:16:50 +08:00
|
|
|
{
|
2006-05-14 00:11:23 +08:00
|
|
|
PCIBus *bus = first_bus;
|
2005-06-05 23:16:50 +08:00
|
|
|
PCIDevice *d;
|
2006-05-14 00:11:23 +08:00
|
|
|
int devfn;
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
while (bus && bus->bus_num != bus_num)
|
|
|
|
bus = bus->next;
|
2006-05-14 00:11:23 +08:00
|
|
|
if (bus) {
|
|
|
|
for(devfn = 0; devfn < 256; devfn++) {
|
|
|
|
d = bus->devices[devfn];
|
|
|
|
if (d)
|
|
|
|
fn(d);
|
|
|
|
}
|
2004-06-22 00:52:24 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-14 00:11:23 +08:00
|
|
|
void pci_info(void)
|
2004-06-22 00:52:24 +08:00
|
|
|
{
|
2006-09-25 01:01:44 +08:00
|
|
|
pci_for_each_device(0, pci_info_device);
|
2004-05-27 06:13:53 +08:00
|
|
|
}
|
2006-02-05 12:14:41 +08:00
|
|
|
|
|
|
|
/* Initialize a PCI NIC. */
|
2007-01-11 00:17:21 +08:00
|
|
|
void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn)
|
2006-02-05 12:14:41 +08:00
|
|
|
{
|
|
|
|
if (strcmp(nd->model, "ne2k_pci") == 0) {
|
2007-01-11 00:17:21 +08:00
|
|
|
pci_ne2000_init(bus, nd, devfn);
|
2007-04-02 20:35:34 +08:00
|
|
|
} else if (strcmp(nd->model, "i82551") == 0) {
|
|
|
|
pci_i82551_init(bus, nd, devfn);
|
|
|
|
} else if (strcmp(nd->model, "i82557b") == 0) {
|
|
|
|
pci_i82557b_init(bus, nd, devfn);
|
|
|
|
} else if (strcmp(nd->model, "i82559er") == 0) {
|
|
|
|
pci_i82559er_init(bus, nd, devfn);
|
2006-02-05 12:14:41 +08:00
|
|
|
} else if (strcmp(nd->model, "rtl8139") == 0) {
|
2007-01-11 00:17:21 +08:00
|
|
|
pci_rtl8139_init(bus, nd, devfn);
|
2008-02-03 10:20:18 +08:00
|
|
|
} else if (strcmp(nd->model, "e1000") == 0) {
|
|
|
|
pci_e1000_init(bus, nd, devfn);
|
2006-07-04 19:33:00 +08:00
|
|
|
} else if (strcmp(nd->model, "pcnet") == 0) {
|
2007-01-11 00:17:21 +08:00
|
|
|
pci_pcnet_init(bus, nd, devfn);
|
2008-12-18 03:13:11 +08:00
|
|
|
} else if (strcmp(nd->model, "virtio") == 0) {
|
|
|
|
virtio_net_init(bus, nd, devfn);
|
2007-05-28 03:41:17 +08:00
|
|
|
} else if (strcmp(nd->model, "?") == 0) {
|
|
|
|
fprintf(stderr, "qemu: Supported PCI NICs: i82551 i82557b i82559er"
|
2008-12-18 03:13:11 +08:00
|
|
|
" ne2k_pci pcnet rtl8139 e1000 virtio\n");
|
2007-05-28 03:41:17 +08:00
|
|
|
exit (1);
|
2006-02-05 12:14:41 +08:00
|
|
|
} else {
|
|
|
|
fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
|
|
|
|
exit (1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-09-25 01:01:44 +08:00
|
|
|
typedef struct {
|
|
|
|
PCIDevice dev;
|
|
|
|
PCIBus *bus;
|
|
|
|
} PCIBridge;
|
|
|
|
|
2007-11-18 09:44:38 +08:00
|
|
|
static void pci_bridge_write_config(PCIDevice *d,
|
2006-09-25 01:01:44 +08:00
|
|
|
uint32_t address, uint32_t val, int len)
|
|
|
|
{
|
|
|
|
PCIBridge *s = (PCIBridge *)d;
|
|
|
|
|
|
|
|
if (address == 0x19 || (address == 0x18 && len > 1)) {
|
|
|
|
if (address == 0x19)
|
|
|
|
s->bus->bus_num = val & 0xff;
|
|
|
|
else
|
|
|
|
s->bus->bus_num = (val >> 8) & 0xff;
|
|
|
|
#if defined(DEBUG_PCI)
|
|
|
|
printf ("pci-bridge: %s: Assigned bus %d\n", d->name, s->bus->bus_num);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
pci_default_write_config(d, address, val, len);
|
|
|
|
}
|
|
|
|
|
|
|
|
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
|
|
|
|
pci_map_irq_fn map_irq, const char *name)
|
|
|
|
{
|
|
|
|
PCIBridge *s;
|
2007-09-17 05:08:06 +08:00
|
|
|
s = (PCIBridge *)pci_register_device(bus, name, sizeof(PCIBridge),
|
2006-09-25 01:01:44 +08:00
|
|
|
devfn, NULL, pci_bridge_write_config);
|
|
|
|
s->dev.config[0x00] = id >> 16;
|
2007-03-07 03:36:53 +08:00
|
|
|
s->dev.config[0x01] = id >> 24;
|
2006-09-25 01:01:44 +08:00
|
|
|
s->dev.config[0x02] = id; // device_id
|
|
|
|
s->dev.config[0x03] = id >> 8;
|
|
|
|
s->dev.config[0x04] = 0x06; // command = bus master, pci mem
|
|
|
|
s->dev.config[0x05] = 0x00;
|
|
|
|
s->dev.config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
|
|
|
|
s->dev.config[0x07] = 0x00; // status = fast devsel
|
|
|
|
s->dev.config[0x08] = 0x00; // revision
|
|
|
|
s->dev.config[0x09] = 0x00; // programming i/f
|
|
|
|
s->dev.config[0x0A] = 0x04; // class_sub = PCI to PCI bridge
|
|
|
|
s->dev.config[0x0B] = 0x06; // class_base = PCI_bridge
|
|
|
|
s->dev.config[0x0D] = 0x10; // latency_timer
|
|
|
|
s->dev.config[0x0E] = 0x81; // header_type
|
|
|
|
s->dev.config[0x1E] = 0xa0; // secondary status
|
|
|
|
|
|
|
|
s->bus = pci_register_secondary_bus(&s->dev, map_irq);
|
|
|
|
return s->bus;
|
|
|
|
}
|