2004-10-01 06:13:50 +08:00
|
|
|
/*
|
2010-04-03 15:40:47 +08:00
|
|
|
* QEMU Sun4m iommu emulation
|
2004-10-01 06:13:50 +08:00
|
|
|
*
|
2005-04-07 04:47:48 +08:00
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2004-10-01 06:13:50 +08:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-07-16 21:47:55 +08:00
|
|
|
|
2007-11-18 01:14:51 +08:00
|
|
|
#include "sun4m.h"
|
2009-07-16 21:47:55 +08:00
|
|
|
#include "sysbus.h"
|
2010-10-31 17:24:14 +08:00
|
|
|
#include "trace.h"
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2010-04-03 15:40:47 +08:00
|
|
|
/*
|
|
|
|
* I/O MMU used by Sun4m systems
|
|
|
|
*
|
|
|
|
* Chipset docs:
|
|
|
|
* "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
|
|
|
|
* http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
|
|
|
|
*/
|
|
|
|
|
2008-01-26 03:52:54 +08:00
|
|
|
#define IOMMU_NREGS (4*4096/4)
|
2005-10-31 01:24:19 +08:00
|
|
|
#define IOMMU_CTRL (0x0000 >> 2)
|
2004-10-01 06:13:50 +08:00
|
|
|
#define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
|
|
|
|
#define IOMMU_CTRL_VERS 0x0f000000 /* Version */
|
|
|
|
#define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
|
|
|
|
#define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
|
|
|
|
#define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
|
2005-10-31 01:24:19 +08:00
|
|
|
#define IOMMU_CTRL_MASK 0x0000001d
|
|
|
|
|
|
|
|
#define IOMMU_BASE (0x0004 >> 2)
|
|
|
|
#define IOMMU_BASE_MASK 0x07fffc00
|
|
|
|
|
|
|
|
#define IOMMU_TLBFLUSH (0x0014 >> 2)
|
|
|
|
#define IOMMU_TLBFLUSH_MASK 0xffffffff
|
|
|
|
|
|
|
|
#define IOMMU_PGFLUSH (0x0018 >> 2)
|
|
|
|
#define IOMMU_PGFLUSH_MASK 0xffffffff
|
|
|
|
|
2007-08-11 15:52:09 +08:00
|
|
|
#define IOMMU_AFSR (0x1000 >> 2)
|
|
|
|
#define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
|
2007-12-01 22:51:23 +08:00
|
|
|
#define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
|
|
|
|
transaction */
|
|
|
|
#define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
|
|
|
|
12.8 us. */
|
|
|
|
#define IOMMU_AFSR_BE 0x10000000 /* Write access received error
|
|
|
|
acknowledge */
|
2007-08-11 15:52:09 +08:00
|
|
|
#define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
|
|
|
|
#define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
|
2007-12-01 22:51:23 +08:00
|
|
|
#define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
|
|
|
|
hardware */
|
2007-08-11 15:52:09 +08:00
|
|
|
#define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
|
|
|
|
#define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
|
|
|
|
#define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
|
2007-12-01 22:51:24 +08:00
|
|
|
#define IOMMU_AFSR_MASK 0xff0fffff
|
2007-08-11 15:52:09 +08:00
|
|
|
|
|
|
|
#define IOMMU_AFAR (0x1004 >> 2)
|
|
|
|
|
2008-12-21 18:46:23 +08:00
|
|
|
#define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
|
|
|
|
#define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
|
|
|
|
#define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
|
|
|
|
#define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
|
|
|
|
#define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
|
|
|
|
#define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
|
|
|
|
#define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
|
|
|
|
#define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
|
|
|
|
#define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
|
|
|
|
#define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
|
|
|
|
#define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
|
|
|
|
#define IOMMU_AER_MASK 0x801f000f
|
|
|
|
|
2005-10-31 01:24:19 +08:00
|
|
|
#define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
|
|
|
|
#define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
|
2007-12-01 22:51:23 +08:00
|
|
|
#define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
|
|
|
|
bypass enabled */
|
2005-10-31 01:24:19 +08:00
|
|
|
#define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
|
|
|
|
#define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
|
|
|
|
#define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
|
2007-10-06 19:28:21 +08:00
|
|
|
produced by this device as pure
|
2005-10-31 01:24:19 +08:00
|
|
|
physical. */
|
|
|
|
#define IOMMU_SBCFG_MASK 0x00010003
|
|
|
|
|
|
|
|
#define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
|
|
|
|
#define IOMMU_ARBEN_MASK 0x001f0000
|
|
|
|
#define IOMMU_MID 0x00000008
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2008-01-26 03:52:54 +08:00
|
|
|
#define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
|
|
|
|
#define IOMMU_MASK_ID_MASK 0x00ffffff
|
|
|
|
|
|
|
|
#define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
|
|
|
|
#define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
|
|
|
|
|
2004-10-01 06:13:50 +08:00
|
|
|
/* The format of an iopte in the page tables */
|
2007-12-01 22:51:25 +08:00
|
|
|
#define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
|
2007-12-01 22:51:23 +08:00
|
|
|
#define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
|
|
|
|
Viking/MXCC) */
|
2011-04-26 16:29:36 +08:00
|
|
|
#define IOPTE_WRITE 0x00000004 /* Writable */
|
2004-10-01 06:13:50 +08:00
|
|
|
#define IOPTE_VALID 0x00000002 /* IOPTE is valid */
|
|
|
|
#define IOPTE_WAZ 0x00000001 /* Write as zeros */
|
|
|
|
|
2008-12-04 00:29:47 +08:00
|
|
|
#define IOMMU_PAGE_SHIFT 12
|
|
|
|
#define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
|
|
|
|
#define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
|
2004-10-01 06:13:50 +08:00
|
|
|
|
|
|
|
typedef struct IOMMUState {
|
2009-07-16 21:47:55 +08:00
|
|
|
SysBusDevice busdev;
|
2011-11-15 17:56:16 +08:00
|
|
|
MemoryRegion iomem;
|
2005-04-07 04:47:48 +08:00
|
|
|
uint32_t regs[IOMMU_NREGS];
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t iostart;
|
2008-01-02 01:04:45 +08:00
|
|
|
qemu_irq irq;
|
2011-08-08 03:09:50 +08:00
|
|
|
uint32_t version;
|
2004-10-01 06:13:50 +08:00
|
|
|
} IOMMUState;
|
|
|
|
|
2011-11-15 17:56:16 +08:00
|
|
|
static uint64_t iommu_mem_read(void *opaque, target_phys_addr_t addr,
|
|
|
|
unsigned size)
|
2004-10-01 06:13:50 +08:00
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t saddr;
|
2008-01-02 01:04:45 +08:00
|
|
|
uint32_t ret;
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2008-12-02 02:59:50 +08:00
|
|
|
saddr = addr >> 2;
|
2004-10-01 06:13:50 +08:00
|
|
|
switch (saddr) {
|
|
|
|
default:
|
2008-01-02 01:04:45 +08:00
|
|
|
ret = s->regs[saddr];
|
|
|
|
break;
|
|
|
|
case IOMMU_AFAR:
|
|
|
|
case IOMMU_AFSR:
|
|
|
|
ret = s->regs[saddr];
|
|
|
|
qemu_irq_lower(s->irq);
|
2007-10-06 19:28:21 +08:00
|
|
|
break;
|
2004-10-01 06:13:50 +08:00
|
|
|
}
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_mem_readl(saddr, ret);
|
2008-01-02 01:04:45 +08:00
|
|
|
return ret;
|
2004-10-01 06:13:50 +08:00
|
|
|
}
|
|
|
|
|
2011-11-15 17:56:16 +08:00
|
|
|
static void iommu_mem_write(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint64_t val, unsigned size)
|
2004-10-01 06:13:50 +08:00
|
|
|
{
|
|
|
|
IOMMUState *s = opaque;
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t saddr;
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2008-12-02 02:59:50 +08:00
|
|
|
saddr = addr >> 2;
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_mem_writel(saddr, val);
|
2004-10-01 06:13:50 +08:00
|
|
|
switch (saddr) {
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_CTRL:
|
2007-10-06 19:28:21 +08:00
|
|
|
switch (val & IOMMU_CTRL_RNGE) {
|
|
|
|
case IOMMU_RNGE_16MB:
|
|
|
|
s->iostart = 0xffffffffff000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_32MB:
|
|
|
|
s->iostart = 0xfffffffffe000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_64MB:
|
|
|
|
s->iostart = 0xfffffffffc000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_128MB:
|
|
|
|
s->iostart = 0xfffffffff8000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_256MB:
|
|
|
|
s->iostart = 0xfffffffff0000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_512MB:
|
|
|
|
s->iostart = 0xffffffffe0000000ULL;
|
|
|
|
break;
|
|
|
|
case IOMMU_RNGE_1GB:
|
|
|
|
s->iostart = 0xffffffffc0000000ULL;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case IOMMU_RNGE_2GB:
|
|
|
|
s->iostart = 0xffffffff80000000ULL;
|
|
|
|
break;
|
|
|
|
}
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_mem_writel_ctrl(s->iostart);
|
2007-11-17 17:04:09 +08:00
|
|
|
s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
|
2007-10-06 19:28:21 +08:00
|
|
|
break;
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_BASE:
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = val & IOMMU_BASE_MASK;
|
|
|
|
break;
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_TLBFLUSH:
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_mem_writel_tlbflush(val);
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
|
|
|
|
break;
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_PGFLUSH:
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_mem_writel_pgflush(val);
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
|
|
|
|
break;
|
2008-01-02 01:04:45 +08:00
|
|
|
case IOMMU_AFAR:
|
|
|
|
s->regs[saddr] = val;
|
|
|
|
qemu_irq_lower(s->irq);
|
|
|
|
break;
|
2008-12-21 18:46:23 +08:00
|
|
|
case IOMMU_AER:
|
|
|
|
s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
|
|
|
|
break;
|
2007-12-01 22:51:24 +08:00
|
|
|
case IOMMU_AFSR:
|
|
|
|
s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
|
2008-01-02 01:04:45 +08:00
|
|
|
qemu_irq_lower(s->irq);
|
2007-12-01 22:51:24 +08:00
|
|
|
break;
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_SBCFG0:
|
|
|
|
case IOMMU_SBCFG1:
|
|
|
|
case IOMMU_SBCFG2:
|
|
|
|
case IOMMU_SBCFG3:
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = val & IOMMU_SBCFG_MASK;
|
|
|
|
break;
|
2005-10-31 01:24:19 +08:00
|
|
|
case IOMMU_ARBEN:
|
|
|
|
// XXX implement SBus probing: fault when reading unmapped
|
|
|
|
// addresses, fault cause and address stored to MMU/IOMMU
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
|
|
|
|
break;
|
2008-01-26 03:52:54 +08:00
|
|
|
case IOMMU_MASK_ID:
|
|
|
|
s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
|
|
|
|
break;
|
2004-10-01 06:13:50 +08:00
|
|
|
default:
|
2007-10-06 19:28:21 +08:00
|
|
|
s->regs[saddr] = val;
|
|
|
|
break;
|
2004-10-01 06:13:50 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-15 17:56:16 +08:00
|
|
|
static const MemoryRegionOps iommu_mem_ops = {
|
|
|
|
.read = iommu_mem_read,
|
|
|
|
.write = iommu_mem_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
2004-10-01 06:13:50 +08:00
|
|
|
};
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
|
2004-10-01 06:13:50 +08:00
|
|
|
{
|
2007-09-21 00:01:51 +08:00
|
|
|
uint32_t ret;
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t iopte;
|
|
|
|
target_phys_addr_t pa = addr;
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2007-08-11 15:49:55 +08:00
|
|
|
iopte = s->regs[IOMMU_BASE] << 4;
|
2005-04-07 04:47:48 +08:00
|
|
|
addr &= ~s->iostart;
|
2008-12-04 00:29:47 +08:00
|
|
|
iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
|
2007-09-21 00:01:51 +08:00
|
|
|
cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
|
2007-09-22 20:09:09 +08:00
|
|
|
tswap32s(&ret);
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_page_get_flags(pa, iopte, ret);
|
2007-08-11 15:49:55 +08:00
|
|
|
return ret;
|
2006-08-29 12:52:16 +08:00
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static target_phys_addr_t iommu_translate_pa(target_phys_addr_t addr,
|
2007-05-19 20:58:30 +08:00
|
|
|
uint32_t pte)
|
2006-08-29 12:52:16 +08:00
|
|
|
{
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t pa;
|
2007-05-19 20:58:30 +08:00
|
|
|
|
2008-12-04 00:29:47 +08:00
|
|
|
pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_translate_pa(addr, pa, pte);
|
2005-04-07 04:47:48 +08:00
|
|
|
return pa;
|
2004-10-01 06:13:50 +08:00
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr,
|
2007-12-01 22:51:23 +08:00
|
|
|
int is_write)
|
2007-08-11 15:52:09 +08:00
|
|
|
{
|
2010-10-31 17:24:14 +08:00
|
|
|
trace_sun4m_iommu_bad_addr(addr);
|
2007-12-01 22:51:23 +08:00
|
|
|
s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
|
2007-08-11 15:52:09 +08:00
|
|
|
IOMMU_AFSR_FAV;
|
|
|
|
if (!is_write)
|
|
|
|
s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
|
|
|
|
s->regs[IOMMU_AFAR] = addr;
|
2008-01-02 01:04:45 +08:00
|
|
|
qemu_irq_raise(s->irq);
|
2007-08-11 15:52:09 +08:00
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
|
2006-09-04 00:09:07 +08:00
|
|
|
uint8_t *buf, int len, int is_write)
|
2006-08-29 12:52:16 +08:00
|
|
|
{
|
2007-05-19 20:58:30 +08:00
|
|
|
int l;
|
|
|
|
uint32_t flags;
|
2009-10-02 05:12:16 +08:00
|
|
|
target_phys_addr_t page, phys_addr;
|
2006-08-29 12:52:16 +08:00
|
|
|
|
|
|
|
while (len > 0) {
|
2008-12-04 00:29:47 +08:00
|
|
|
page = addr & IOMMU_PAGE_MASK;
|
|
|
|
l = (page + IOMMU_PAGE_SIZE) - addr;
|
2006-08-29 12:52:16 +08:00
|
|
|
if (l > len)
|
|
|
|
l = len;
|
|
|
|
flags = iommu_page_get_flags(opaque, page);
|
2007-08-11 15:52:09 +08:00
|
|
|
if (!(flags & IOPTE_VALID)) {
|
|
|
|
iommu_bad_addr(opaque, page, is_write);
|
2006-08-29 12:52:16 +08:00
|
|
|
return;
|
2007-08-11 15:52:09 +08:00
|
|
|
}
|
2008-05-10 18:12:00 +08:00
|
|
|
phys_addr = iommu_translate_pa(addr, flags);
|
2006-08-29 12:52:16 +08:00
|
|
|
if (is_write) {
|
2007-08-11 15:52:09 +08:00
|
|
|
if (!(flags & IOPTE_WRITE)) {
|
|
|
|
iommu_bad_addr(opaque, page, is_write);
|
2006-08-29 12:52:16 +08:00
|
|
|
return;
|
2007-08-11 15:52:09 +08:00
|
|
|
}
|
2008-07-02 03:28:23 +08:00
|
|
|
cpu_physical_memory_write(phys_addr, buf, l);
|
2006-08-29 12:52:16 +08:00
|
|
|
} else {
|
2008-07-02 03:28:23 +08:00
|
|
|
cpu_physical_memory_read(phys_addr, buf, l);
|
2006-08-29 12:52:16 +08:00
|
|
|
}
|
|
|
|
len -= l;
|
|
|
|
buf += l;
|
|
|
|
addr += l;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-29 04:46:21 +08:00
|
|
|
static const VMStateDescription vmstate_iommu = {
|
|
|
|
.name ="iommu",
|
|
|
|
.version_id = 2,
|
|
|
|
.minimum_version_id = 2,
|
|
|
|
.minimum_version_id_old = 2,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS),
|
|
|
|
VMSTATE_UINT64(iostart, IOMMUState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2004-12-20 07:18:01 +08:00
|
|
|
|
2009-10-25 03:39:17 +08:00
|
|
|
static void iommu_reset(DeviceState *d)
|
2004-12-20 07:18:01 +08:00
|
|
|
{
|
2009-10-25 03:39:17 +08:00
|
|
|
IOMMUState *s = container_of(d, IOMMUState, busdev.qdev);
|
2004-12-20 07:18:01 +08:00
|
|
|
|
2005-04-07 04:47:48 +08:00
|
|
|
memset(s->regs, 0, IOMMU_NREGS * 4);
|
2004-12-20 07:18:01 +08:00
|
|
|
s->iostart = 0;
|
2007-11-17 17:04:09 +08:00
|
|
|
s->regs[IOMMU_CTRL] = s->version;
|
|
|
|
s->regs[IOMMU_ARBEN] = IOMMU_MID;
|
2007-12-01 22:51:23 +08:00
|
|
|
s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
|
2008-12-21 18:46:23 +08:00
|
|
|
s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
|
2008-01-26 03:52:54 +08:00
|
|
|
s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
|
2004-12-20 07:18:01 +08:00
|
|
|
}
|
|
|
|
|
2009-08-14 16:36:05 +08:00
|
|
|
static int iommu_init1(SysBusDevice *dev)
|
2009-07-16 21:47:55 +08:00
|
|
|
{
|
|
|
|
IOMMUState *s = FROM_SYSBUS(IOMMUState, dev);
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2009-07-16 21:47:55 +08:00
|
|
|
sysbus_init_irq(dev, &s->irq);
|
2004-10-01 06:13:50 +08:00
|
|
|
|
2011-11-15 17:56:16 +08:00
|
|
|
memory_region_init_io(&s->iomem, &iommu_mem_ops, s, "iommu",
|
|
|
|
IOMMU_NREGS * sizeof(uint32_t));
|
2011-11-27 17:38:10 +08:00
|
|
|
sysbus_init_mmio(dev, &s->iomem);
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2009-08-14 16:36:05 +08:00
|
|
|
return 0;
|
2004-10-01 06:13:50 +08:00
|
|
|
}
|
2009-07-16 21:47:55 +08:00
|
|
|
|
2012-01-25 03:12:29 +08:00
|
|
|
static Property iommu_properties[] = {
|
|
|
|
DEFINE_PROP_HEX32("version", IOMMUState, version, 0),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void iommu_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 11:34:16 +08:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-25 03:12:29 +08:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = iommu_init1;
|
2011-12-08 11:34:16 +08:00
|
|
|
dc->reset = iommu_reset;
|
|
|
|
dc->vmsd = &vmstate_iommu;
|
|
|
|
dc->props = iommu_properties;
|
2012-01-25 03:12:29 +08:00
|
|
|
}
|
|
|
|
|
2011-12-08 11:34:16 +08:00
|
|
|
static TypeInfo iommu_info = {
|
|
|
|
.name = "iommu",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(IOMMUState),
|
|
|
|
.class_init = iommu_class_init,
|
2009-07-16 21:47:55 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static void iommu_register_devices(void)
|
|
|
|
{
|
2011-12-08 11:34:16 +08:00
|
|
|
type_register_static(&iommu_info);
|
2009-07-16 21:47:55 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
device_init(iommu_register_devices)
|