2005-07-02 22:58:51 +08:00
|
|
|
#if !defined (__MIPS_CPU_H__)
|
|
|
|
#define __MIPS_CPU_H__
|
|
|
|
|
2005-12-06 03:59:36 +08:00
|
|
|
#define TARGET_HAS_ICE 1
|
|
|
|
|
2006-12-23 22:18:40 +08:00
|
|
|
#define ELF_MACHINE EM_MIPS
|
|
|
|
|
2006-06-15 00:49:24 +08:00
|
|
|
#include "config.h"
|
2005-07-02 22:58:51 +08:00
|
|
|
#include "mips-defs.h"
|
|
|
|
#include "cpu-defs.h"
|
|
|
|
#include "softfloat.h"
|
|
|
|
|
2006-06-15 01:32:25 +08:00
|
|
|
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
|
|
|
|
// XXX: move that elsewhere
|
2007-03-31 02:42:21 +08:00
|
|
|
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
|
2006-06-15 01:32:25 +08:00
|
|
|
typedef unsigned char uint_fast8_t;
|
|
|
|
typedef unsigned int uint_fast16_t;
|
|
|
|
#endif
|
|
|
|
|
2007-09-06 08:18:15 +08:00
|
|
|
struct CPUMIPSState;
|
2005-07-02 22:58:51 +08:00
|
|
|
|
2007-05-13 21:49:44 +08:00
|
|
|
typedef struct r4k_tlb_t r4k_tlb_t;
|
|
|
|
struct r4k_tlb_t {
|
2005-07-02 22:58:51 +08:00
|
|
|
target_ulong VPN;
|
2007-01-24 06:45:22 +08:00
|
|
|
uint32_t PageMask;
|
2006-03-12 00:20:36 +08:00
|
|
|
uint_fast8_t ASID;
|
|
|
|
uint_fast16_t G:1;
|
|
|
|
uint_fast16_t C0:3;
|
|
|
|
uint_fast16_t C1:3;
|
|
|
|
uint_fast16_t V0:1;
|
|
|
|
uint_fast16_t V1:1;
|
|
|
|
uint_fast16_t D0:1;
|
|
|
|
uint_fast16_t D1:1;
|
2005-07-02 22:58:51 +08:00
|
|
|
target_ulong PFN[2];
|
|
|
|
};
|
|
|
|
|
2007-09-06 08:18:15 +08:00
|
|
|
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
|
|
|
|
struct CPUMIPSTLBContext {
|
|
|
|
uint32_t nb_tlb;
|
|
|
|
uint32_t tlb_in_use;
|
|
|
|
int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
|
|
|
|
void (*do_tlbwi) (void);
|
|
|
|
void (*do_tlbwr) (void);
|
|
|
|
void (*do_tlbp) (void);
|
|
|
|
void (*do_tlbr) (void);
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
r4k_tlb_t tlb[MIPS_TLB_MAX];
|
|
|
|
} r4k;
|
|
|
|
} mmu;
|
|
|
|
};
|
2007-05-31 04:46:02 +08:00
|
|
|
|
2007-09-06 08:18:15 +08:00
|
|
|
typedef union fpr_t fpr_t;
|
|
|
|
union fpr_t {
|
|
|
|
float64 fd; /* ieee double precision */
|
|
|
|
float32 fs[2];/* ieee single precision */
|
|
|
|
uint64_t d; /* binary double fixed-point */
|
|
|
|
uint32_t w[2]; /* binary single fixed-point */
|
|
|
|
};
|
|
|
|
/* define FP_ENDIAN_IDX to access the same location
|
|
|
|
* in the fpr_t union regardless of the host endianess
|
|
|
|
*/
|
|
|
|
#if defined(WORDS_BIGENDIAN)
|
|
|
|
# define FP_ENDIAN_IDX 1
|
|
|
|
#else
|
|
|
|
# define FP_ENDIAN_IDX 0
|
2006-12-21 09:19:56 +08:00
|
|
|
#endif
|
2007-09-06 08:18:15 +08:00
|
|
|
|
|
|
|
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
|
|
|
|
struct CPUMIPSFPUContext {
|
2005-07-02 22:58:51 +08:00
|
|
|
/* Floating point registers */
|
2007-04-06 07:14:23 +08:00
|
|
|
fpr_t fpr[32];
|
2006-06-14 20:56:19 +08:00
|
|
|
#ifndef USE_HOST_FLOAT_REGS
|
|
|
|
fpr_t ft0;
|
|
|
|
fpr_t ft1;
|
|
|
|
fpr_t ft2;
|
|
|
|
#endif
|
|
|
|
float_status fp_status;
|
2007-05-07 21:55:33 +08:00
|
|
|
/* fpu implementation/revision register (fir) */
|
2005-07-02 22:58:51 +08:00
|
|
|
uint32_t fcr0;
|
2007-05-07 21:55:33 +08:00
|
|
|
#define FCR0_F64 22
|
|
|
|
#define FCR0_L 21
|
|
|
|
#define FCR0_W 20
|
|
|
|
#define FCR0_3D 19
|
|
|
|
#define FCR0_PS 18
|
|
|
|
#define FCR0_D 17
|
|
|
|
#define FCR0_S 16
|
|
|
|
#define FCR0_PRID 8
|
|
|
|
#define FCR0_REV 0
|
2006-06-14 20:56:19 +08:00
|
|
|
/* fcsr */
|
|
|
|
uint32_t fcr31;
|
2007-05-18 19:55:54 +08:00
|
|
|
#define SET_FP_COND(num,env) do { ((env)->fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
|
|
|
|
#define CLEAR_FP_COND(num,env) do { ((env)->fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
|
|
|
|
#define GET_FP_COND(env) ((((env)->fcr31 >> 24) & 0xfe) | (((env)->fcr31 >> 23) & 0x1))
|
2007-05-07 21:55:33 +08:00
|
|
|
#define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
|
|
|
|
#define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
|
|
|
|
#define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
|
|
|
|
#define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
|
|
|
|
#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
|
|
|
|
#define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
|
|
|
|
#define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
|
2006-06-14 20:56:19 +08:00
|
|
|
#define FP_INEXACT 1
|
|
|
|
#define FP_UNDERFLOW 2
|
|
|
|
#define FP_OVERFLOW 4
|
|
|
|
#define FP_DIV0 8
|
|
|
|
#define FP_INVALID 16
|
|
|
|
#define FP_UNIMPLEMENTED 32
|
2007-09-06 08:18:15 +08:00
|
|
|
};
|
|
|
|
|
2007-10-29 03:45:05 +08:00
|
|
|
#define NB_MMU_MODES 3
|
2007-10-14 15:07:08 +08:00
|
|
|
|
2007-09-06 08:18:15 +08:00
|
|
|
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
|
|
|
|
struct CPUMIPSMVPContext {
|
|
|
|
int32_t CP0_MVPControl;
|
|
|
|
#define CP0MVPCo_CPA 3
|
|
|
|
#define CP0MVPCo_STLB 2
|
|
|
|
#define CP0MVPCo_VPC 1
|
|
|
|
#define CP0MVPCo_EVP 0
|
|
|
|
int32_t CP0_MVPConf0;
|
|
|
|
#define CP0MVPC0_M 31
|
|
|
|
#define CP0MVPC0_TLBS 29
|
|
|
|
#define CP0MVPC0_GS 28
|
|
|
|
#define CP0MVPC0_PCP 27
|
|
|
|
#define CP0MVPC0_PTLBE 16
|
|
|
|
#define CP0MVPC0_TCA 15
|
|
|
|
#define CP0MVPC0_PVPE 10
|
|
|
|
#define CP0MVPC0_PTC 0
|
|
|
|
int32_t CP0_MVPConf1;
|
|
|
|
#define CP0MVPC1_CIM 31
|
|
|
|
#define CP0MVPC1_CIF 30
|
|
|
|
#define CP0MVPC1_PCX 20
|
|
|
|
#define CP0MVPC1_PCP2 10
|
|
|
|
#define CP0MVPC1_PCP1 0
|
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct mips_def_t mips_def_t;
|
|
|
|
|
|
|
|
#define MIPS_SHADOW_SET_MAX 16
|
|
|
|
#define MIPS_TC_MAX 5
|
|
|
|
#define MIPS_DSP_ACC 4
|
|
|
|
|
|
|
|
typedef struct CPUMIPSState CPUMIPSState;
|
|
|
|
struct CPUMIPSState {
|
|
|
|
/* General integer registers */
|
2008-02-13 05:01:26 +08:00
|
|
|
target_ulong gpr[MIPS_SHADOW_SET_MAX][32];
|
2007-09-06 08:18:15 +08:00
|
|
|
/* Special registers */
|
|
|
|
target_ulong PC[MIPS_TC_MAX];
|
|
|
|
#if TARGET_LONG_BITS > HOST_LONG_BITS
|
|
|
|
target_ulong t0;
|
|
|
|
target_ulong t1;
|
|
|
|
#endif
|
2008-02-13 05:01:26 +08:00
|
|
|
target_ulong HI[MIPS_TC_MAX][MIPS_DSP_ACC];
|
|
|
|
target_ulong LO[MIPS_TC_MAX][MIPS_DSP_ACC];
|
|
|
|
target_ulong ACX[MIPS_TC_MAX][MIPS_DSP_ACC];
|
2007-09-06 08:18:15 +08:00
|
|
|
target_ulong DSPControl[MIPS_TC_MAX];
|
|
|
|
|
|
|
|
CPUMIPSMVPContext *mvp;
|
|
|
|
CPUMIPSTLBContext *tlb;
|
|
|
|
CPUMIPSFPUContext *fpu;
|
|
|
|
uint32_t current_tc;
|
2008-05-06 18:57:59 +08:00
|
|
|
target_ulong *current_tc_gprs;
|
2008-05-28 21:37:19 +08:00
|
|
|
target_ulong *current_tc_hi;
|
2007-03-01 06:37:42 +08:00
|
|
|
|
2007-06-24 02:04:12 +08:00
|
|
|
uint32_t SEGBITS;
|
|
|
|
target_ulong SEGMask;
|
2007-12-25 11:13:56 +08:00
|
|
|
uint32_t PABITS;
|
|
|
|
target_ulong PAMask;
|
2007-05-13 21:49:44 +08:00
|
|
|
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Index;
|
2007-09-06 08:18:15 +08:00
|
|
|
/* CP0_MVP* are per MVP registers. */
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Random;
|
2007-09-06 08:18:15 +08:00
|
|
|
int32_t CP0_VPEControl;
|
|
|
|
#define CP0VPECo_YSI 21
|
|
|
|
#define CP0VPECo_GSI 20
|
|
|
|
#define CP0VPECo_EXCPT 16
|
|
|
|
#define CP0VPECo_TE 15
|
|
|
|
#define CP0VPECo_TargTC 0
|
|
|
|
int32_t CP0_VPEConf0;
|
|
|
|
#define CP0VPEC0_M 31
|
|
|
|
#define CP0VPEC0_XTC 21
|
|
|
|
#define CP0VPEC0_TCS 19
|
|
|
|
#define CP0VPEC0_SCS 18
|
|
|
|
#define CP0VPEC0_DSC 17
|
|
|
|
#define CP0VPEC0_ICS 16
|
|
|
|
#define CP0VPEC0_MVP 1
|
|
|
|
#define CP0VPEC0_VPA 0
|
|
|
|
int32_t CP0_VPEConf1;
|
|
|
|
#define CP0VPEC1_NCX 20
|
|
|
|
#define CP0VPEC1_NCP2 10
|
|
|
|
#define CP0VPEC1_NCP1 0
|
|
|
|
target_ulong CP0_YQMask;
|
|
|
|
target_ulong CP0_VPESchedule;
|
|
|
|
target_ulong CP0_VPEScheFBack;
|
|
|
|
int32_t CP0_VPEOpt;
|
|
|
|
#define CP0VPEOpt_IWX7 15
|
|
|
|
#define CP0VPEOpt_IWX6 14
|
|
|
|
#define CP0VPEOpt_IWX5 13
|
|
|
|
#define CP0VPEOpt_IWX4 12
|
|
|
|
#define CP0VPEOpt_IWX3 11
|
|
|
|
#define CP0VPEOpt_IWX2 10
|
|
|
|
#define CP0VPEOpt_IWX1 9
|
|
|
|
#define CP0VPEOpt_IWX0 8
|
|
|
|
#define CP0VPEOpt_DWX7 7
|
|
|
|
#define CP0VPEOpt_DWX6 6
|
|
|
|
#define CP0VPEOpt_DWX5 5
|
|
|
|
#define CP0VPEOpt_DWX4 4
|
|
|
|
#define CP0VPEOpt_DWX3 3
|
|
|
|
#define CP0VPEOpt_DWX2 2
|
|
|
|
#define CP0VPEOpt_DWX1 1
|
|
|
|
#define CP0VPEOpt_DWX0 0
|
2007-01-24 06:45:22 +08:00
|
|
|
target_ulong CP0_EntryLo0;
|
2007-09-06 08:18:15 +08:00
|
|
|
int32_t CP0_TCStatus[MIPS_TC_MAX];
|
|
|
|
#define CP0TCSt_TCU3 31
|
|
|
|
#define CP0TCSt_TCU2 30
|
|
|
|
#define CP0TCSt_TCU1 29
|
|
|
|
#define CP0TCSt_TCU0 28
|
|
|
|
#define CP0TCSt_TMX 27
|
|
|
|
#define CP0TCSt_RNST 23
|
|
|
|
#define CP0TCSt_TDS 21
|
|
|
|
#define CP0TCSt_DT 20
|
|
|
|
#define CP0TCSt_DA 15
|
|
|
|
#define CP0TCSt_A 13
|
|
|
|
#define CP0TCSt_TKSU 11
|
|
|
|
#define CP0TCSt_IXMT 10
|
|
|
|
#define CP0TCSt_TASID 0
|
|
|
|
int32_t CP0_TCBind[MIPS_TC_MAX];
|
|
|
|
#define CP0TCBd_CurTC 21
|
|
|
|
#define CP0TCBd_TBE 17
|
|
|
|
#define CP0TCBd_CurVPE 0
|
|
|
|
target_ulong CP0_TCHalt[MIPS_TC_MAX];
|
|
|
|
target_ulong CP0_TCContext[MIPS_TC_MAX];
|
|
|
|
target_ulong CP0_TCSchedule[MIPS_TC_MAX];
|
|
|
|
target_ulong CP0_TCScheFBack[MIPS_TC_MAX];
|
2007-01-24 06:45:22 +08:00
|
|
|
target_ulong CP0_EntryLo1;
|
|
|
|
target_ulong CP0_Context;
|
|
|
|
int32_t CP0_PageMask;
|
|
|
|
int32_t CP0_PageGrain;
|
|
|
|
int32_t CP0_Wired;
|
2007-09-06 08:18:15 +08:00
|
|
|
int32_t CP0_SRSConf0_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf0;
|
|
|
|
#define CP0SRSC0_M 31
|
|
|
|
#define CP0SRSC0_SRS3 20
|
|
|
|
#define CP0SRSC0_SRS2 10
|
|
|
|
#define CP0SRSC0_SRS1 0
|
|
|
|
int32_t CP0_SRSConf1_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf1;
|
|
|
|
#define CP0SRSC1_M 31
|
|
|
|
#define CP0SRSC1_SRS6 20
|
|
|
|
#define CP0SRSC1_SRS5 10
|
|
|
|
#define CP0SRSC1_SRS4 0
|
|
|
|
int32_t CP0_SRSConf2_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf2;
|
|
|
|
#define CP0SRSC2_M 31
|
|
|
|
#define CP0SRSC2_SRS9 20
|
|
|
|
#define CP0SRSC2_SRS8 10
|
|
|
|
#define CP0SRSC2_SRS7 0
|
|
|
|
int32_t CP0_SRSConf3_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf3;
|
|
|
|
#define CP0SRSC3_M 31
|
|
|
|
#define CP0SRSC3_SRS12 20
|
|
|
|
#define CP0SRSC3_SRS11 10
|
|
|
|
#define CP0SRSC3_SRS10 0
|
|
|
|
int32_t CP0_SRSConf4_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf4;
|
|
|
|
#define CP0SRSC4_SRS15 20
|
|
|
|
#define CP0SRSC4_SRS14 10
|
|
|
|
#define CP0SRSC4_SRS13 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_HWREna;
|
2006-12-21 09:19:56 +08:00
|
|
|
target_ulong CP0_BadVAddr;
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Count;
|
|
|
|
target_ulong CP0_EntryHi;
|
|
|
|
int32_t CP0_Compare;
|
|
|
|
int32_t CP0_Status;
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0St_CU3 31
|
|
|
|
#define CP0St_CU2 30
|
|
|
|
#define CP0St_CU1 29
|
|
|
|
#define CP0St_CU0 28
|
|
|
|
#define CP0St_RP 27
|
2006-06-14 20:56:19 +08:00
|
|
|
#define CP0St_FR 26
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0St_RE 25
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0St_MX 24
|
|
|
|
#define CP0St_PX 23
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0St_BEV 22
|
|
|
|
#define CP0St_TS 21
|
|
|
|
#define CP0St_SR 20
|
|
|
|
#define CP0St_NMI 19
|
|
|
|
#define CP0St_IM 8
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0St_KX 7
|
|
|
|
#define CP0St_SX 6
|
|
|
|
#define CP0St_UX 5
|
2007-10-29 03:45:05 +08:00
|
|
|
#define CP0St_KSU 3
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0St_ERL 2
|
|
|
|
#define CP0St_EXL 1
|
|
|
|
#define CP0St_IE 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_IntCtl;
|
2007-09-06 08:18:15 +08:00
|
|
|
#define CP0IntCtl_IPTI 29
|
|
|
|
#define CP0IntCtl_IPPC1 26
|
|
|
|
#define CP0IntCtl_VS 5
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_SRSCtl;
|
2007-09-06 08:18:15 +08:00
|
|
|
#define CP0SRSCtl_HSS 26
|
|
|
|
#define CP0SRSCtl_EICSS 18
|
|
|
|
#define CP0SRSCtl_ESS 12
|
|
|
|
#define CP0SRSCtl_PSS 6
|
|
|
|
#define CP0SRSCtl_CSS 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_SRSMap;
|
2007-09-06 08:18:15 +08:00
|
|
|
#define CP0SRSMap_SSV7 28
|
|
|
|
#define CP0SRSMap_SSV6 24
|
|
|
|
#define CP0SRSMap_SSV5 20
|
|
|
|
#define CP0SRSMap_SSV4 16
|
|
|
|
#define CP0SRSMap_SSV3 12
|
|
|
|
#define CP0SRSMap_SSV2 8
|
|
|
|
#define CP0SRSMap_SSV1 4
|
|
|
|
#define CP0SRSMap_SSV0 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Cause;
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0Ca_BD 31
|
|
|
|
#define CP0Ca_TI 30
|
|
|
|
#define CP0Ca_CE 28
|
|
|
|
#define CP0Ca_DC 27
|
|
|
|
#define CP0Ca_PCI 26
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0Ca_IV 23
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0Ca_WP 22
|
|
|
|
#define CP0Ca_IP 8
|
2007-01-24 09:47:51 +08:00
|
|
|
#define CP0Ca_IP_mask 0x0000FF00
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0Ca_EC 2
|
2006-12-21 09:19:56 +08:00
|
|
|
target_ulong CP0_EPC;
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_PRid;
|
2007-01-25 02:01:23 +08:00
|
|
|
int32_t CP0_EBase;
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Config0;
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0C0_M 31
|
|
|
|
#define CP0C0_K23 28
|
|
|
|
#define CP0C0_KU 25
|
|
|
|
#define CP0C0_MDU 20
|
|
|
|
#define CP0C0_MM 17
|
|
|
|
#define CP0C0_BM 16
|
|
|
|
#define CP0C0_BE 15
|
|
|
|
#define CP0C0_AT 13
|
|
|
|
#define CP0C0_AR 10
|
|
|
|
#define CP0C0_MT 7
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0C0_VI 3
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0C0_K0 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Config1;
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0C1_M 31
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0C1_MMU 25
|
|
|
|
#define CP0C1_IS 22
|
|
|
|
#define CP0C1_IL 19
|
|
|
|
#define CP0C1_IA 16
|
|
|
|
#define CP0C1_DS 13
|
|
|
|
#define CP0C1_DL 10
|
|
|
|
#define CP0C1_DA 7
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0C1_C2 6
|
|
|
|
#define CP0C1_MD 5
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0C1_PC 4
|
|
|
|
#define CP0C1_WR 3
|
|
|
|
#define CP0C1_CA 2
|
|
|
|
#define CP0C1_EP 1
|
|
|
|
#define CP0C1_FP 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Config2;
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0C2_M 31
|
|
|
|
#define CP0C2_TU 28
|
|
|
|
#define CP0C2_TS 24
|
|
|
|
#define CP0C2_TL 20
|
|
|
|
#define CP0C2_TA 16
|
|
|
|
#define CP0C2_SU 12
|
|
|
|
#define CP0C2_SS 8
|
|
|
|
#define CP0C2_SL 4
|
|
|
|
#define CP0C2_SA 0
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Config3;
|
2006-12-07 04:17:30 +08:00
|
|
|
#define CP0C3_M 31
|
|
|
|
#define CP0C3_DSPP 10
|
|
|
|
#define CP0C3_LPA 7
|
|
|
|
#define CP0C3_VEIC 6
|
|
|
|
#define CP0C3_VInt 5
|
|
|
|
#define CP0C3_SP 4
|
|
|
|
#define CP0C3_MT 2
|
|
|
|
#define CP0C3_SM 1
|
|
|
|
#define CP0C3_TL 0
|
2007-03-23 08:43:28 +08:00
|
|
|
int32_t CP0_Config6;
|
|
|
|
int32_t CP0_Config7;
|
2007-09-06 08:18:15 +08:00
|
|
|
/* XXX: Maybe make LLAddr per-TC? */
|
2006-12-21 09:19:56 +08:00
|
|
|
target_ulong CP0_LLAddr;
|
2007-05-23 16:24:25 +08:00
|
|
|
target_ulong CP0_WatchLo[8];
|
|
|
|
int32_t CP0_WatchHi[8];
|
2007-01-24 06:45:22 +08:00
|
|
|
target_ulong CP0_XContext;
|
|
|
|
int32_t CP0_Framemask;
|
|
|
|
int32_t CP0_Debug;
|
2007-09-06 08:18:15 +08:00
|
|
|
#define CP0DB_DBD 31
|
2005-07-02 22:58:51 +08:00
|
|
|
#define CP0DB_DM 30
|
|
|
|
#define CP0DB_LSNM 28
|
|
|
|
#define CP0DB_Doze 27
|
|
|
|
#define CP0DB_Halt 26
|
|
|
|
#define CP0DB_CNT 25
|
|
|
|
#define CP0DB_IBEP 24
|
|
|
|
#define CP0DB_DBEP 21
|
|
|
|
#define CP0DB_IEXI 20
|
|
|
|
#define CP0DB_VER 15
|
|
|
|
#define CP0DB_DEC 10
|
|
|
|
#define CP0DB_SSt 8
|
|
|
|
#define CP0DB_DINT 5
|
|
|
|
#define CP0DB_DIB 4
|
|
|
|
#define CP0DB_DDBS 3
|
|
|
|
#define CP0DB_DDBL 2
|
|
|
|
#define CP0DB_DBp 1
|
|
|
|
#define CP0DB_DSS 0
|
2007-09-06 08:18:15 +08:00
|
|
|
int32_t CP0_Debug_tcstatus[MIPS_TC_MAX];
|
2006-12-21 09:19:56 +08:00
|
|
|
target_ulong CP0_DEPC;
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_Performance0;
|
|
|
|
int32_t CP0_TagLo;
|
|
|
|
int32_t CP0_DataLo;
|
|
|
|
int32_t CP0_TagHi;
|
|
|
|
int32_t CP0_DataHi;
|
2006-12-21 09:19:56 +08:00
|
|
|
target_ulong CP0_ErrorEPC;
|
2007-01-24 06:45:22 +08:00
|
|
|
int32_t CP0_DESAVE;
|
2005-07-02 22:58:51 +08:00
|
|
|
/* Qemu */
|
|
|
|
int interrupt_request;
|
|
|
|
int error_code;
|
|
|
|
int user_mode_only; /* user mode only simulation */
|
|
|
|
uint32_t hflags; /* CPU State */
|
|
|
|
/* TMASK defines different execution modes */
|
2007-12-30 23:36:58 +08:00
|
|
|
#define MIPS_HFLAG_TMASK 0x01FF
|
2007-05-30 02:55:34 +08:00
|
|
|
#define MIPS_HFLAG_MODE 0x0007 /* execution modes */
|
2007-10-29 03:45:05 +08:00
|
|
|
/* The KSU flags must be the lowest bits in hflags. The flag order
|
|
|
|
must be the same as defined for CP0 Status. This allows to use
|
|
|
|
the bits as the value of mmu_idx. */
|
|
|
|
#define MIPS_HFLAG_KSU 0x0003 /* kernel/supervisor/user mode mask */
|
|
|
|
#define MIPS_HFLAG_UM 0x0002 /* user mode flag */
|
|
|
|
#define MIPS_HFLAG_SM 0x0001 /* supervisor mode flag */
|
|
|
|
#define MIPS_HFLAG_KM 0x0000 /* kernel mode flag */
|
|
|
|
#define MIPS_HFLAG_DM 0x0004 /* Debug mode */
|
2007-05-30 00:52:57 +08:00
|
|
|
#define MIPS_HFLAG_64 0x0008 /* 64-bit instructions enabled */
|
2007-09-25 22:49:47 +08:00
|
|
|
#define MIPS_HFLAG_CP0 0x0010 /* CP0 enabled */
|
|
|
|
#define MIPS_HFLAG_FPU 0x0020 /* FPU enabled */
|
|
|
|
#define MIPS_HFLAG_F64 0x0040 /* 64-bit FPU enabled */
|
2007-12-30 23:36:58 +08:00
|
|
|
/* True if the MIPS IV COP1X instructions can be used. This also
|
|
|
|
controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
|
|
|
|
and RSQRT.D. */
|
|
|
|
#define MIPS_HFLAG_COP1X 0x0080 /* COP1X instructions enabled */
|
|
|
|
#define MIPS_HFLAG_RE 0x0100 /* Reversed endianness */
|
2005-12-06 03:59:36 +08:00
|
|
|
/* If translation is interrupted between the branch instruction and
|
|
|
|
* the delay slot, record what type of branch it is so that we can
|
|
|
|
* resume translation properly. It might be possible to reduce
|
|
|
|
* this from three bits to two. */
|
2007-12-30 23:36:58 +08:00
|
|
|
#define MIPS_HFLAG_BMASK 0x0e00
|
|
|
|
#define MIPS_HFLAG_B 0x0200 /* Unconditional branch */
|
|
|
|
#define MIPS_HFLAG_BC 0x0400 /* Conditional branch */
|
|
|
|
#define MIPS_HFLAG_BL 0x0600 /* Likely branch */
|
|
|
|
#define MIPS_HFLAG_BR 0x0800 /* branch to register (can't link TB) */
|
2005-07-02 22:58:51 +08:00
|
|
|
target_ulong btarget; /* Jump / branch target */
|
|
|
|
int bcond; /* Branch condition (if needed) */
|
2005-11-20 18:32:34 +08:00
|
|
|
|
2006-12-07 04:17:30 +08:00
|
|
|
int SYNCI_Step; /* Address step size for SYNCI */
|
|
|
|
int CCRes; /* Cycle count resolution/divisor */
|
2007-09-06 08:18:15 +08:00
|
|
|
uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
|
|
|
|
uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
|
2007-09-24 20:48:00 +08:00
|
|
|
int insn_flags; /* Supported instruction set */
|
2006-12-07 04:17:30 +08:00
|
|
|
|
2007-06-01 00:18:58 +08:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
2007-03-03 04:48:00 +08:00
|
|
|
target_ulong tls_value;
|
|
|
|
#endif
|
|
|
|
|
2005-11-20 18:32:34 +08:00
|
|
|
CPU_COMMON
|
2006-12-07 01:48:52 +08:00
|
|
|
|
2007-11-10 23:15:54 +08:00
|
|
|
const mips_def_t *cpu_model;
|
2007-06-01 00:18:58 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
void *irq[8];
|
|
|
|
#endif
|
2007-05-31 04:46:02 +08:00
|
|
|
|
2006-12-07 01:48:52 +08:00
|
|
|
struct QEMUTimer *timer; /* Internal timer */
|
2005-07-02 22:58:51 +08:00
|
|
|
};
|
|
|
|
|
2007-05-13 21:49:44 +08:00
|
|
|
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
|
|
|
|
target_ulong address, int rw, int access_type);
|
|
|
|
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
|
|
|
|
target_ulong address, int rw, int access_type);
|
|
|
|
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
|
|
|
|
target_ulong address, int rw, int access_type);
|
|
|
|
void r4k_do_tlbwi (void);
|
|
|
|
void r4k_do_tlbwr (void);
|
|
|
|
void r4k_do_tlbp (void);
|
|
|
|
void r4k_do_tlbr (void);
|
2007-03-18 08:30:29 +08:00
|
|
|
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
|
|
|
|
|
2007-10-21 03:45:44 +08:00
|
|
|
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
|
|
|
|
int unused);
|
|
|
|
|
2007-06-04 05:02:38 +08:00
|
|
|
#define CPUState CPUMIPSState
|
|
|
|
#define cpu_init cpu_mips_init
|
|
|
|
#define cpu_exec cpu_mips_exec
|
|
|
|
#define cpu_gen_code cpu_mips_gen_code
|
|
|
|
#define cpu_signal_handler cpu_mips_signal_handler
|
2007-10-12 14:47:46 +08:00
|
|
|
#define cpu_list mips_cpu_list
|
2007-06-04 05:02:38 +08:00
|
|
|
|
2007-10-29 03:45:05 +08:00
|
|
|
/* MMU modes definitions. We carefully match the indices with our
|
|
|
|
hflags layout. */
|
2007-10-14 15:07:08 +08:00
|
|
|
#define MMU_MODE0_SUFFIX _kernel
|
2007-10-29 03:45:05 +08:00
|
|
|
#define MMU_MODE1_SUFFIX _super
|
|
|
|
#define MMU_MODE2_SUFFIX _user
|
|
|
|
#define MMU_USER_IDX 2
|
2007-10-14 15:07:08 +08:00
|
|
|
static inline int cpu_mmu_index (CPUState *env)
|
|
|
|
{
|
2007-10-29 03:45:05 +08:00
|
|
|
return env->hflags & MIPS_HFLAG_KSU;
|
2007-10-14 15:07:08 +08:00
|
|
|
}
|
|
|
|
|
2005-07-02 22:58:51 +08:00
|
|
|
#include "cpu-all.h"
|
|
|
|
|
|
|
|
/* Memory access type :
|
|
|
|
* may be needed for precise access rights control and precise exceptions.
|
|
|
|
*/
|
|
|
|
enum {
|
|
|
|
/* 1 bit to define user level / supervisor access */
|
|
|
|
ACCESS_USER = 0x00,
|
|
|
|
ACCESS_SUPER = 0x01,
|
|
|
|
/* 1 bit to indicate direction */
|
|
|
|
ACCESS_STORE = 0x02,
|
|
|
|
/* Type of instruction that generated the access */
|
|
|
|
ACCESS_CODE = 0x10, /* Code fetch access */
|
|
|
|
ACCESS_INT = 0x20, /* Integer load/store access */
|
|
|
|
ACCESS_FLOAT = 0x30, /* floating point load/store access */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Exceptions */
|
|
|
|
enum {
|
|
|
|
EXCP_NONE = -1,
|
|
|
|
EXCP_RESET = 0,
|
|
|
|
EXCP_SRESET,
|
|
|
|
EXCP_DSS,
|
|
|
|
EXCP_DINT,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_DDBL,
|
|
|
|
EXCP_DDBS,
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_NMI,
|
|
|
|
EXCP_MCHECK,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_EXT_INTERRUPT, /* 8 */
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_DFWATCH,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_DIB,
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_IWATCH,
|
|
|
|
EXCP_AdEL,
|
|
|
|
EXCP_AdES,
|
|
|
|
EXCP_TLBF,
|
|
|
|
EXCP_IBE,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_DBp, /* 16 */
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_SYSCALL,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_BREAK,
|
2005-12-06 03:59:36 +08:00
|
|
|
EXCP_CpU,
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_RI,
|
|
|
|
EXCP_OVERFLOW,
|
|
|
|
EXCP_TRAP,
|
2007-05-07 21:55:33 +08:00
|
|
|
EXCP_FPE,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_DWATCH, /* 24 */
|
2005-07-02 22:58:51 +08:00
|
|
|
EXCP_LTLBL,
|
|
|
|
EXCP_TLBL,
|
|
|
|
EXCP_TLBS,
|
|
|
|
EXCP_DBE,
|
2007-09-06 08:18:15 +08:00
|
|
|
EXCP_THREAD,
|
2007-12-27 03:34:03 +08:00
|
|
|
EXCP_MDMX,
|
|
|
|
EXCP_C2E,
|
|
|
|
EXCP_CACHE, /* 32 */
|
|
|
|
|
|
|
|
EXCP_LAST = EXCP_CACHE,
|
2005-07-02 22:58:51 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
int cpu_mips_exec(CPUMIPSState *s);
|
2007-11-10 23:15:54 +08:00
|
|
|
CPUMIPSState *cpu_mips_init(const char *cpu_model);
|
2005-07-02 22:58:51 +08:00
|
|
|
uint32_t cpu_mips_get_clock (void);
|
2007-05-13 21:58:00 +08:00
|
|
|
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
|
2005-07-02 22:58:51 +08:00
|
|
|
|
|
|
|
#endif /* !defined (__MIPS_CPU_H__) */
|