2003-05-26 00:46:15 +08:00
|
|
|
/*
|
|
|
|
* internal execution defines for qemu
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2003-05-26 00:46:15 +08:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-17 04:47:01 +08:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-05-26 00:46:15 +08:00
|
|
|
*/
|
|
|
|
|
2016-06-29 19:47:03 +08:00
|
|
|
#ifndef EXEC_ALL_H
|
|
|
|
#define EXEC_ALL_H
|
2009-01-15 03:00:36 +08:00
|
|
|
|
|
|
|
#include "qemu-common.h"
|
2016-03-15 20:16:36 +08:00
|
|
|
#include "exec/tb-context.h"
|
2009-01-15 03:00:36 +08:00
|
|
|
|
2003-06-16 04:05:50 +08:00
|
|
|
/* allow to see translation results - the slowdown should be negligible, so we leave it */
|
2008-11-11 21:41:01 +08:00
|
|
|
#define DEBUG_DISAS
|
2003-06-16 04:05:50 +08:00
|
|
|
|
2010-03-13 00:54:58 +08:00
|
|
|
/* Page tracking code uses ram addresses in system mode, and virtual
|
|
|
|
addresses in userspace mode. Define tb_page_addr_t to be an appropriate
|
|
|
|
type. */
|
|
|
|
#if defined(CONFIG_USER_ONLY)
|
2010-03-13 07:23:29 +08:00
|
|
|
typedef abi_ulong tb_page_addr_t;
|
2010-03-13 00:54:58 +08:00
|
|
|
#else
|
|
|
|
typedef ram_addr_t tb_page_addr_t;
|
|
|
|
#endif
|
|
|
|
|
2003-06-16 04:05:50 +08:00
|
|
|
/* is_jmp field values */
|
|
|
|
#define DISAS_NEXT 0 /* next instruction can be analyzed */
|
|
|
|
#define DISAS_JUMP 1 /* only pc was modified dynamically */
|
|
|
|
#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
|
|
|
|
#define DISAS_TB_JUMP 3 /* only pc was modified statically */
|
|
|
|
|
2012-12-18 01:20:00 +08:00
|
|
|
#include "qemu/log.h"
|
2003-06-16 04:05:50 +08:00
|
|
|
|
2012-03-14 08:38:32 +08:00
|
|
|
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
|
|
|
|
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
|
2015-09-02 06:51:12 +08:00
|
|
|
target_ulong *data);
|
2008-04-28 08:32:32 +08:00
|
|
|
|
2008-02-01 18:50:11 +08:00
|
|
|
void cpu_gen_init(void);
|
2013-09-01 22:51:34 +08:00
|
|
|
bool cpu_restore_state(CPUState *cpu, uintptr_t searched_pc);
|
2012-12-05 04:16:07 +08:00
|
|
|
|
2016-05-17 22:18:04 +08:00
|
|
|
void QEMU_NORETURN cpu_loop_exit_noexc(CPUState *cpu);
|
2013-09-01 23:21:47 +08:00
|
|
|
void QEMU_NORETURN cpu_io_recompile(CPUState *cpu, uintptr_t retaddr);
|
2013-09-01 23:43:17 +08:00
|
|
|
TranslationBlock *tb_gen_code(CPUState *cpu,
|
2016-04-08 01:19:22 +08:00
|
|
|
target_ulong pc, target_ulong cs_base,
|
|
|
|
uint32_t flags,
|
2008-06-29 09:03:05 +08:00
|
|
|
int cflags);
|
2016-07-25 17:59:19 +08:00
|
|
|
|
2013-08-27 23:52:12 +08:00
|
|
|
void QEMU_NORETURN cpu_loop_exit(CPUState *cpu);
|
2015-07-10 17:57:02 +08:00
|
|
|
void QEMU_NORETURN cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
|
2016-06-30 13:12:55 +08:00
|
|
|
void QEMU_NORETURN cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
|
2015-04-22 20:15:48 +08:00
|
|
|
|
2012-04-10 00:50:52 +08:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2015-10-01 22:29:50 +08:00
|
|
|
void cpu_reloading_memory_map(void);
|
2016-01-21 22:15:04 +08:00
|
|
|
/**
|
|
|
|
* cpu_address_space_init:
|
|
|
|
* @cpu: CPU to add this address space to
|
|
|
|
* @as: address space to add
|
|
|
|
* @asidx: integer index of this address space
|
|
|
|
*
|
|
|
|
* Add the specified address space to the CPU's cpu_ases list.
|
|
|
|
* The address space added with @asidx 0 is the one used for the
|
|
|
|
* convenience pointer cpu->as.
|
|
|
|
* The target-specific code which registers ASes is responsible
|
|
|
|
* for defining what semantics address space 0, 1, 2, etc have.
|
|
|
|
*
|
2016-01-21 22:15:04 +08:00
|
|
|
* Before the first call to this function, the caller must set
|
|
|
|
* cpu->num_ases to the total number of address spaces it needs
|
|
|
|
* to support.
|
|
|
|
*
|
2016-01-21 22:15:04 +08:00
|
|
|
* Note that with KVM only one address space is supported.
|
|
|
|
*/
|
|
|
|
void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx);
|
2012-04-10 00:50:52 +08:00
|
|
|
/* cputlb.c */
|
2015-08-25 22:45:09 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_page:
|
|
|
|
* @cpu: CPU whose TLB should be flushed
|
|
|
|
* @addr: virtual address of page to be flushed
|
|
|
|
*
|
|
|
|
* Flush one page from the TLB of the specified CPU, for all
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
2013-09-04 07:29:02 +08:00
|
|
|
void tlb_flush_page(CPUState *cpu, target_ulong addr);
|
2017-02-24 02:29:22 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_page_all_cpus:
|
|
|
|
* @cpu: src CPU of the flush
|
|
|
|
* @addr: virtual address of page to be flushed
|
|
|
|
*
|
|
|
|
* Flush one page from the TLB of the specified CPU, for all
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
|
|
|
void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr);
|
|
|
|
/**
|
|
|
|
* tlb_flush_page_all_cpus_synced:
|
|
|
|
* @cpu: src CPU of the flush
|
|
|
|
* @addr: virtual address of page to be flushed
|
|
|
|
*
|
|
|
|
* Flush one page from the TLB of the specified CPU, for all MMU
|
|
|
|
* indexes like tlb_flush_page_all_cpus except the source vCPUs work
|
|
|
|
* is scheduled as safe work meaning all flushes will be complete once
|
|
|
|
* the source vCPUs safe work is complete. This will depend on when
|
|
|
|
* the guests translation ends the TB.
|
|
|
|
*/
|
|
|
|
void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr);
|
2015-08-25 22:45:09 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush:
|
|
|
|
* @cpu: CPU whose TLB should be flushed
|
|
|
|
*
|
2016-11-14 22:17:28 +08:00
|
|
|
* Flush the entire TLB for the specified CPU. Most CPU architectures
|
|
|
|
* allow the implementation to drop entries from the TLB at any time
|
|
|
|
* so this is generally safe. If more selective flushing is required
|
|
|
|
* use one of the other functions for efficiency.
|
2015-08-25 22:45:09 +08:00
|
|
|
*/
|
2016-11-14 22:17:28 +08:00
|
|
|
void tlb_flush(CPUState *cpu);
|
2017-02-24 02:29:22 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_all_cpus:
|
|
|
|
* @cpu: src CPU of the flush
|
|
|
|
*/
|
|
|
|
void tlb_flush_all_cpus(CPUState *src_cpu);
|
|
|
|
/**
|
|
|
|
* tlb_flush_all_cpus_synced:
|
|
|
|
* @cpu: src CPU of the flush
|
|
|
|
*
|
|
|
|
* Like tlb_flush_all_cpus except this except the source vCPUs work is
|
|
|
|
* scheduled as safe work meaning all flushes will be complete once
|
|
|
|
* the source vCPUs safe work is complete. This will depend on when
|
|
|
|
* the guests translation ends the TB.
|
|
|
|
*/
|
|
|
|
void tlb_flush_all_cpus_synced(CPUState *src_cpu);
|
2015-08-25 22:45:09 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_page_by_mmuidx:
|
|
|
|
* @cpu: CPU whose TLB should be flushed
|
|
|
|
* @addr: virtual address of page to be flushed
|
2017-02-24 02:29:19 +08:00
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
2015-08-25 22:45:09 +08:00
|
|
|
*
|
|
|
|
* Flush one page from the TLB of the specified CPU, for the specified
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
2017-02-24 02:29:19 +08:00
|
|
|
void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr,
|
|
|
|
uint16_t idxmap);
|
2017-02-24 02:29:22 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_page_by_mmuidx_all_cpus:
|
|
|
|
* @cpu: Originating CPU of the flush
|
|
|
|
* @addr: virtual address of page to be flushed
|
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
|
|
|
*
|
|
|
|
* Flush one page from the TLB of all CPUs, for the specified
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
|
|
|
void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
|
|
|
|
uint16_t idxmap);
|
|
|
|
/**
|
|
|
|
* tlb_flush_page_by_mmuidx_all_cpus_synced:
|
|
|
|
* @cpu: Originating CPU of the flush
|
|
|
|
* @addr: virtual address of page to be flushed
|
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
|
|
|
*
|
|
|
|
* Flush one page from the TLB of all CPUs, for the specified MMU
|
|
|
|
* indexes like tlb_flush_page_by_mmuidx_all_cpus except the source
|
|
|
|
* vCPUs work is scheduled as safe work meaning all flushes will be
|
|
|
|
* complete once the source vCPUs safe work is complete. This will
|
|
|
|
* depend on when the guests translation ends the TB.
|
|
|
|
*/
|
|
|
|
void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
|
|
|
|
uint16_t idxmap);
|
2015-08-25 22:45:09 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_by_mmuidx:
|
|
|
|
* @cpu: CPU whose TLB should be flushed
|
2017-02-24 02:29:22 +08:00
|
|
|
* @wait: If true ensure synchronisation by exiting the cpu_loop
|
2017-02-24 02:29:19 +08:00
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
2015-08-25 22:45:09 +08:00
|
|
|
*
|
|
|
|
* Flush all entries from the TLB of the specified CPU, for the specified
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
2017-02-24 02:29:19 +08:00
|
|
|
void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap);
|
2017-02-24 02:29:22 +08:00
|
|
|
/**
|
|
|
|
* tlb_flush_by_mmuidx_all_cpus:
|
|
|
|
* @cpu: Originating CPU of the flush
|
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
|
|
|
*
|
|
|
|
* Flush all entries from all TLBs of all CPUs, for the specified
|
|
|
|
* MMU indexes.
|
|
|
|
*/
|
|
|
|
void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap);
|
|
|
|
/**
|
|
|
|
* tlb_flush_by_mmuidx_all_cpus_synced:
|
|
|
|
* @cpu: Originating CPU of the flush
|
|
|
|
* @idxmap: bitmap of MMU indexes to flush
|
|
|
|
*
|
|
|
|
* Flush all entries from all TLBs of all CPUs, for the specified
|
|
|
|
* MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source
|
|
|
|
* vCPUs work is scheduled as safe work meaning all flushes will be
|
|
|
|
* complete once the source vCPUs safe work is complete. This will
|
|
|
|
* depend on when the guests translation ends the TB.
|
|
|
|
*/
|
|
|
|
void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap);
|
2016-01-21 22:15:04 +08:00
|
|
|
/**
|
|
|
|
* tlb_set_page_with_attrs:
|
|
|
|
* @cpu: CPU to add this TLB entry for
|
|
|
|
* @vaddr: virtual address of page to add entry for
|
|
|
|
* @paddr: physical address of the page
|
|
|
|
* @attrs: memory transaction attributes
|
|
|
|
* @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
|
|
|
|
* @mmu_idx: MMU index to insert TLB entry for
|
|
|
|
* @size: size of the page in bytes
|
|
|
|
*
|
|
|
|
* Add an entry to this CPU's TLB (a mapping from virtual address
|
|
|
|
* @vaddr to physical address @paddr) with the specified memory
|
|
|
|
* transaction attributes. This is generally called by the target CPU
|
|
|
|
* specific code after it has been called through the tlb_fill()
|
|
|
|
* entry point and performed a successful page table walk to find
|
|
|
|
* the physical address and attributes for the virtual address
|
|
|
|
* which provoked the TLB miss.
|
|
|
|
*
|
|
|
|
* At most one entry for a given virtual address is permitted. Only a
|
|
|
|
* single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
|
|
|
|
* used by tlb_flush_page.
|
|
|
|
*/
|
2015-04-26 23:49:24 +08:00
|
|
|
void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
|
|
|
|
hwaddr paddr, MemTxAttrs attrs,
|
|
|
|
int prot, int mmu_idx, target_ulong size);
|
2016-01-21 22:15:04 +08:00
|
|
|
/* tlb_set_page:
|
|
|
|
*
|
|
|
|
* This function is equivalent to calling tlb_set_page_with_attrs()
|
|
|
|
* with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
|
|
|
|
* as a convenience for CPUs which don't use memory transaction attributes.
|
|
|
|
*/
|
|
|
|
void tlb_set_page(CPUState *cpu, target_ulong vaddr,
|
|
|
|
hwaddr paddr, int prot,
|
|
|
|
int mmu_idx, target_ulong size);
|
2013-11-08 02:43:10 +08:00
|
|
|
void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr);
|
2015-06-01 19:13:23 +08:00
|
|
|
void probe_write(CPUArchState *env, target_ulong addr, int mmu_idx,
|
|
|
|
uintptr_t retaddr);
|
2012-04-10 00:50:52 +08:00
|
|
|
#else
|
2013-09-04 07:29:02 +08:00
|
|
|
static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
|
2012-04-10 00:50:52 +08:00
|
|
|
{
|
|
|
|
}
|
2017-02-24 02:29:22 +08:00
|
|
|
static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline void tlb_flush_page_all_cpus_synced(CPUState *src,
|
|
|
|
target_ulong addr)
|
|
|
|
{
|
|
|
|
}
|
2016-11-14 22:17:28 +08:00
|
|
|
static inline void tlb_flush(CPUState *cpu)
|
2012-04-10 00:50:52 +08:00
|
|
|
{
|
|
|
|
}
|
2017-02-24 02:29:22 +08:00
|
|
|
static inline void tlb_flush_all_cpus(CPUState *src_cpu)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu)
|
|
|
|
{
|
|
|
|
}
|
2015-08-25 22:45:09 +08:00
|
|
|
static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
|
2017-02-24 02:29:19 +08:00
|
|
|
target_ulong addr, uint16_t idxmap)
|
2015-08-25 22:45:09 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2017-02-24 02:29:19 +08:00
|
|
|
static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap)
|
2015-08-25 22:45:09 +08:00
|
|
|
{
|
|
|
|
}
|
2017-02-24 02:29:22 +08:00
|
|
|
static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu,
|
|
|
|
target_ulong addr,
|
|
|
|
uint16_t idxmap)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu,
|
|
|
|
target_ulong addr,
|
|
|
|
uint16_t idxmap)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
|
|
|
|
uint16_t idxmap)
|
|
|
|
{
|
|
|
|
}
|
2010-03-01 11:31:14 +08:00
|
|
|
#endif
|
2003-05-26 00:46:15 +08:00
|
|
|
|
|
|
|
#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
|
|
|
|
|
2015-09-27 00:23:42 +08:00
|
|
|
/* Estimated block size for TB allocation. */
|
|
|
|
/* ??? The following is based on a 2015 survey of x86_64 host output.
|
|
|
|
Better would seem to be some sort of dynamically sized TB array,
|
|
|
|
adapting to the block sizes actually being produced. */
|
2004-01-05 02:03:10 +08:00
|
|
|
#if defined(CONFIG_SOFTMMU)
|
2015-09-27 00:23:42 +08:00
|
|
|
#define CODE_GEN_AVG_BLOCK_SIZE 400
|
2004-01-05 02:03:10 +08:00
|
|
|
#else
|
2015-09-27 00:23:42 +08:00
|
|
|
#define CODE_GEN_AVG_BLOCK_SIZE 150
|
2004-01-05 02:03:10 +08:00
|
|
|
#endif
|
|
|
|
|
2012-09-22 01:48:51 +08:00
|
|
|
#if defined(__arm__) || defined(_ARCH_PPC) \
|
|
|
|
|| defined(__x86_64__) || defined(__i386__) \
|
2013-06-12 23:20:22 +08:00
|
|
|
|| defined(__sparc__) || defined(__aarch64__) \
|
2014-04-25 03:39:20 +08:00
|
|
|
|| defined(__s390x__) || defined(__mips__) \
|
2012-09-22 01:48:51 +08:00
|
|
|
|| defined(CONFIG_TCG_INTERPRETER)
|
2016-04-23 00:08:53 +08:00
|
|
|
/* NOTE: Direct jump patching must be atomic to be thread-safe. */
|
2011-10-06 02:03:02 +08:00
|
|
|
#define USE_DIRECT_JUMP
|
2003-05-26 00:46:15 +08:00
|
|
|
#endif
|
|
|
|
|
2008-06-29 09:03:05 +08:00
|
|
|
struct TranslationBlock {
|
2004-04-26 05:28:44 +08:00
|
|
|
target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
|
|
|
|
target_ulong cs_base; /* CS base for this block */
|
2016-04-08 01:19:22 +08:00
|
|
|
uint32_t flags; /* flags defining in which context the code was generated */
|
2003-05-26 00:46:15 +08:00
|
|
|
uint16_t size; /* size of target code for this block (1 <=
|
|
|
|
size <= TARGET_PAGE_SIZE) */
|
2014-11-26 18:39:53 +08:00
|
|
|
uint16_t icount;
|
|
|
|
uint32_t cflags; /* compile flags */
|
2008-06-29 09:03:05 +08:00
|
|
|
#define CF_COUNT_MASK 0x7fff
|
|
|
|
#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
|
2014-11-26 18:40:16 +08:00
|
|
|
#define CF_NOCACHE 0x10000 /* To be freed after execution */
|
2014-11-26 18:39:53 +08:00
|
|
|
#define CF_USE_ICOUNT 0x20000
|
2015-09-18 00:23:59 +08:00
|
|
|
#define CF_IGNORE_ICOUNT 0x40000 /* Do not generate icount code */
|
2004-02-17 06:11:32 +08:00
|
|
|
|
2016-07-19 14:36:18 +08:00
|
|
|
uint16_t invalid;
|
|
|
|
|
2014-03-29 03:56:22 +08:00
|
|
|
void *tc_ptr; /* pointer to the translated code */
|
2015-09-02 10:11:45 +08:00
|
|
|
uint8_t *tc_search; /* pointer to search data */
|
2015-06-30 17:35:09 +08:00
|
|
|
/* original tb when cflags has CF_NOCACHE */
|
|
|
|
struct TranslationBlock *orig_tb;
|
2004-01-05 02:03:10 +08:00
|
|
|
/* first and second physical page containing code. The lower bit
|
|
|
|
of the pointer tells the index in page_next[] */
|
2007-09-17 05:08:06 +08:00
|
|
|
struct TranslationBlock *page_next[2];
|
2010-03-13 00:54:58 +08:00
|
|
|
tb_page_addr_t page_addr[2];
|
2004-01-05 02:03:10 +08:00
|
|
|
|
2016-04-11 04:35:45 +08:00
|
|
|
/* The following data are used to directly call another TB from
|
|
|
|
* the code of this one. This can be done either by emitting direct or
|
|
|
|
* indirect native jump instructions. These jumps are reset so that the TB
|
|
|
|
* just continue its execution. The TB can be linked to another one by
|
|
|
|
* setting one of the jump targets (or patching the jump instruction). Only
|
|
|
|
* two of such jumps are supported.
|
|
|
|
*/
|
|
|
|
uint16_t jmp_reset_offset[2]; /* offset of original jump target */
|
|
|
|
#define TB_JMP_RESET_OFFSET_INVALID 0xffff /* indicates no jump generated */
|
2003-05-26 00:46:15 +08:00
|
|
|
#ifdef USE_DIRECT_JUMP
|
2016-04-11 04:35:45 +08:00
|
|
|
uint16_t jmp_insn_offset[2]; /* offset of native jump instruction */
|
2003-05-26 00:46:15 +08:00
|
|
|
#else
|
2016-04-11 04:35:45 +08:00
|
|
|
uintptr_t jmp_target_addr[2]; /* target address for indirect jump */
|
2003-05-26 00:46:15 +08:00
|
|
|
#endif
|
2016-04-11 04:35:45 +08:00
|
|
|
/* Each TB has an assosiated circular list of TBs jumping to this one.
|
|
|
|
* jmp_list_first points to the first TB jumping to this one.
|
|
|
|
* jmp_list_next is used to point to the next TB in a list.
|
|
|
|
* Since each TB can have two jumps, it can participate in two lists.
|
2016-03-22 04:11:00 +08:00
|
|
|
* jmp_list_first and jmp_list_next are 4-byte aligned pointers to a
|
|
|
|
* TranslationBlock structure, but the two least significant bits of
|
|
|
|
* them are used to encode which data field of the pointed TB should
|
|
|
|
* be used to traverse the list further from that TB:
|
2016-04-11 04:35:45 +08:00
|
|
|
* 0 => jmp_list_next[0], 1 => jmp_list_next[1], 2 => jmp_list_first.
|
|
|
|
* In other words, 0/1 tells which jump is used in the pointed TB,
|
|
|
|
* and 2 means that this is a pointer back to the target TB of this list.
|
|
|
|
*/
|
2016-03-22 04:11:00 +08:00
|
|
|
uintptr_t jmp_list_next[2];
|
|
|
|
uintptr_t jmp_list_first;
|
2008-06-29 09:03:05 +08:00
|
|
|
};
|
2003-05-26 00:46:15 +08:00
|
|
|
|
2008-06-29 09:03:05 +08:00
|
|
|
void tb_free(TranslationBlock *tb);
|
2015-06-24 10:31:15 +08:00
|
|
|
void tb_flush(CPUState *cpu);
|
2010-03-13 00:54:58 +08:00
|
|
|
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
|
2017-04-27 11:29:14 +08:00
|
|
|
TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc,
|
|
|
|
target_ulong cs_base, uint32_t flags);
|
2003-05-26 00:46:15 +08:00
|
|
|
|
2004-01-05 02:03:10 +08:00
|
|
|
#if defined(USE_DIRECT_JUMP)
|
|
|
|
|
2011-10-06 02:03:02 +08:00
|
|
|
#if defined(CONFIG_TCG_INTERPRETER)
|
|
|
|
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
|
|
|
|
{
|
|
|
|
/* patch the branch destination */
|
2016-04-23 00:08:45 +08:00
|
|
|
atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
|
2011-10-06 02:03:02 +08:00
|
|
|
/* no need to flush icache explicitly */
|
|
|
|
}
|
|
|
|
#elif defined(_ARCH_PPC)
|
2014-05-01 02:40:58 +08:00
|
|
|
void ppc_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
|
2008-07-24 03:17:46 +08:00
|
|
|
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
|
2008-02-01 18:50:11 +08:00
|
|
|
#elif defined(__i386__) || defined(__x86_64__)
|
2012-04-07 04:26:15 +08:00
|
|
|
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
|
2004-01-05 02:03:10 +08:00
|
|
|
{
|
|
|
|
/* patch the branch destination */
|
2016-04-23 00:08:47 +08:00
|
|
|
atomic_set((int32_t *)jmp_addr, addr - (jmp_addr + 4));
|
2008-06-04 03:51:57 +08:00
|
|
|
/* no need to flush icache explicitly */
|
2004-01-05 02:03:10 +08:00
|
|
|
}
|
2014-05-15 05:14:51 +08:00
|
|
|
#elif defined(__s390x__)
|
|
|
|
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
|
|
|
|
{
|
|
|
|
/* patch the branch destination */
|
|
|
|
intptr_t disp = addr - (jmp_addr - 2);
|
2016-04-23 00:08:48 +08:00
|
|
|
atomic_set((int32_t *)jmp_addr, disp / 2);
|
2014-05-15 05:14:51 +08:00
|
|
|
/* no need to flush icache explicitly */
|
|
|
|
}
|
2013-06-12 23:20:22 +08:00
|
|
|
#elif defined(__aarch64__)
|
|
|
|
void aarch64_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
|
|
|
|
#define tb_set_jmp_target1 aarch64_tb_set_jmp_target
|
2008-05-20 07:59:38 +08:00
|
|
|
#elif defined(__arm__)
|
2016-04-23 00:08:49 +08:00
|
|
|
void arm_tb_set_jmp_target(uintptr_t jmp_addr, uintptr_t addr);
|
|
|
|
#define tb_set_jmp_target1 arm_tb_set_jmp_target
|
2014-04-25 03:39:20 +08:00
|
|
|
#elif defined(__sparc__) || defined(__mips__)
|
2012-09-22 01:48:51 +08:00
|
|
|
void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
|
2011-10-06 02:03:02 +08:00
|
|
|
#else
|
|
|
|
#error tb_set_jmp_target1 is missing
|
2004-01-05 02:03:10 +08:00
|
|
|
#endif
|
2003-05-26 00:46:15 +08:00
|
|
|
|
2007-09-17 05:08:06 +08:00
|
|
|
static inline void tb_set_jmp_target(TranslationBlock *tb,
|
2012-04-07 04:26:15 +08:00
|
|
|
int n, uintptr_t addr)
|
2003-09-18 06:53:29 +08:00
|
|
|
{
|
2016-04-11 04:35:45 +08:00
|
|
|
uint16_t offset = tb->jmp_insn_offset[n];
|
2012-04-07 04:26:15 +08:00
|
|
|
tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
|
2003-09-18 06:53:29 +08:00
|
|
|
}
|
|
|
|
|
2003-05-26 00:46:15 +08:00
|
|
|
#else
|
|
|
|
|
|
|
|
/* set the jump target */
|
2007-09-17 05:08:06 +08:00
|
|
|
static inline void tb_set_jmp_target(TranslationBlock *tb,
|
2012-04-07 04:26:15 +08:00
|
|
|
int n, uintptr_t addr)
|
2003-05-26 00:46:15 +08:00
|
|
|
{
|
2016-04-11 04:35:45 +08:00
|
|
|
tb->jmp_target_addr[n] = addr;
|
2003-05-26 00:46:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2016-10-27 23:10:03 +08:00
|
|
|
/* Called with tb_lock held. */
|
2007-09-17 05:08:06 +08:00
|
|
|
static inline void tb_add_jump(TranslationBlock *tb, int n,
|
2003-05-26 00:46:15 +08:00
|
|
|
TranslationBlock *tb_next)
|
|
|
|
{
|
2017-01-29 19:00:59 +08:00
|
|
|
assert(n < ARRAY_SIZE(tb->jmp_list_next));
|
2016-04-21 04:15:09 +08:00
|
|
|
if (tb->jmp_list_next[n]) {
|
|
|
|
/* Another thread has already done this while we were
|
|
|
|
* outside of the lock; nothing to do in this case */
|
|
|
|
return;
|
2003-05-26 03:20:31 +08:00
|
|
|
}
|
2016-04-21 04:15:09 +08:00
|
|
|
qemu_log_mask_and_addr(CPU_LOG_EXEC, tb->pc,
|
|
|
|
"Linking TBs %p [" TARGET_FMT_lx
|
|
|
|
"] index %d -> %p [" TARGET_FMT_lx "]\n",
|
|
|
|
tb->tc_ptr, tb->pc, n,
|
|
|
|
tb_next->tc_ptr, tb_next->pc);
|
|
|
|
|
|
|
|
/* patch the native jump address */
|
|
|
|
tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
|
|
|
|
|
|
|
|
/* add in TB jmp circular list */
|
|
|
|
tb->jmp_list_next[n] = tb_next->jmp_list_first;
|
|
|
|
tb_next->jmp_list_first = (uintptr_t)tb | n;
|
2003-05-26 00:46:15 +08:00
|
|
|
}
|
|
|
|
|
2016-07-26 08:39:16 +08:00
|
|
|
/* GETPC is the true target of the return instruction that we'll execute. */
|
2011-10-06 02:03:02 +08:00
|
|
|
#if defined(CONFIG_TCG_INTERPRETER)
|
2012-04-18 01:22:39 +08:00
|
|
|
extern uintptr_t tci_tb_ptr;
|
2016-07-26 08:39:16 +08:00
|
|
|
# define GETPC() tci_tb_ptr
|
2013-08-28 01:22:54 +08:00
|
|
|
#else
|
2016-07-26 08:39:16 +08:00
|
|
|
# define GETPC() \
|
2013-08-28 01:22:54 +08:00
|
|
|
((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* The true return address will often point to a host insn that is part of
|
|
|
|
the next translated guest insn. Adjust the address backward to point to
|
|
|
|
the middle of the call insn. Subtracting one would do the job except for
|
|
|
|
several compressed mode architectures (arm, mips) which set the low bit
|
|
|
|
to indicate the compressed mode; subtracting two works around that. It
|
|
|
|
is also the case that there are no host isas that contain a call insn
|
|
|
|
smaller than 4 bytes, so we don't worry about special-casing this. */
|
2015-08-18 11:28:18 +08:00
|
|
|
#define GETPC_ADJ 2
|
2011-09-22 02:13:16 +08:00
|
|
|
|
2004-10-01 06:22:08 +08:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2003-10-28 05:24:54 +08:00
|
|
|
|
2013-08-16 14:26:30 +08:00
|
|
|
struct MemoryRegion *iotlb_to_region(CPUState *cpu,
|
2016-01-21 22:15:05 +08:00
|
|
|
hwaddr index, MemTxAttrs attrs);
|
2010-03-13 00:54:58 +08:00
|
|
|
|
2016-06-14 20:26:17 +08:00
|
|
|
void tlb_fill(CPUState *cpu, target_ulong addr, MMUAccessType access_type,
|
|
|
|
int mmu_idx, uintptr_t retaddr);
|
2003-10-28 05:24:54 +08:00
|
|
|
|
|
|
|
#endif
|
2004-01-05 02:03:10 +08:00
|
|
|
|
|
|
|
#if defined(CONFIG_USER_ONLY)
|
2015-08-11 16:57:52 +08:00
|
|
|
void mmap_lock(void);
|
|
|
|
void mmap_unlock(void);
|
2016-10-27 23:10:00 +08:00
|
|
|
bool have_mmap_lock(void);
|
2015-08-11 16:57:52 +08:00
|
|
|
|
2012-03-14 08:38:32 +08:00
|
|
|
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
|
2004-01-05 02:03:10 +08:00
|
|
|
{
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
#else
|
2015-08-11 16:57:52 +08:00
|
|
|
static inline void mmap_lock(void) {}
|
|
|
|
static inline void mmap_unlock(void) {}
|
|
|
|
|
2012-04-10 00:50:52 +08:00
|
|
|
/* cputlb.c */
|
2012-03-14 08:38:32 +08:00
|
|
|
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
|
2015-09-11 13:39:43 +08:00
|
|
|
|
|
|
|
void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
|
|
|
|
void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
|
|
|
|
|
|
|
|
/* exec.c */
|
|
|
|
void tb_flush_jmp_cache(CPUState *cpu, target_ulong addr);
|
|
|
|
|
|
|
|
MemoryRegionSection *
|
2016-01-21 22:15:05 +08:00
|
|
|
address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
|
|
|
|
hwaddr *xlat, hwaddr *plen);
|
2015-09-11 13:39:43 +08:00
|
|
|
hwaddr memory_region_section_get_iotlb(CPUState *cpu,
|
|
|
|
MemoryRegionSection *section,
|
|
|
|
target_ulong vaddr,
|
|
|
|
hwaddr paddr, hwaddr xlat,
|
|
|
|
int prot,
|
|
|
|
target_ulong *address);
|
|
|
|
bool memory_region_is_unassigned(MemoryRegion *mr);
|
|
|
|
|
2004-01-05 02:03:10 +08:00
|
|
|
#endif
|
2005-02-11 06:05:51 +08:00
|
|
|
|
2009-04-06 04:08:59 +08:00
|
|
|
/* vl.c */
|
|
|
|
extern int singlestep;
|
|
|
|
|
2008-10-23 21:52:00 +08:00
|
|
|
#endif
|