2009-12-05 19:44:21 +08:00
|
|
|
/*
|
|
|
|
* S/390 virtual CPU header
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Ulrich Hecht
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
2012-11-12 09:44:10 +08:00
|
|
|
* Contributions after 2012-10-29 are licensed under the terms of the
|
|
|
|
* GNU GPL, version 2 or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU (Lesser) General Public
|
2010-03-07 23:48:43 +08:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2009-12-05 19:44:21 +08:00
|
|
|
*/
|
2016-06-29 17:05:55 +08:00
|
|
|
|
|
|
|
#ifndef S390X_CPU_H
|
|
|
|
#define S390X_CPU_H
|
2012-02-02 03:56:52 +08:00
|
|
|
|
|
|
|
#include "qemu-common.h"
|
2016-03-15 20:49:25 +08:00
|
|
|
#include "cpu-qom.h"
|
2009-12-05 19:44:21 +08:00
|
|
|
|
|
|
|
#define TARGET_LONG_BITS 64
|
|
|
|
|
2014-02-18 14:11:37 +08:00
|
|
|
#define ELF_MACHINE_UNAME "S390X"
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2012-03-14 08:38:32 +08:00
|
|
|
#define CPUArchState struct CPUS390XState
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2012-12-18 01:19:49 +08:00
|
|
|
#include "exec/cpu-defs.h"
|
2011-04-15 23:32:47 +08:00
|
|
|
#define TARGET_PAGE_BITS 12
|
|
|
|
|
2013-05-27 19:18:06 +08:00
|
|
|
#define TARGET_PHYS_ADDR_SPACE_BITS 64
|
2011-04-15 23:32:47 +08:00
|
|
|
#define TARGET_VIRT_ADDR_SPACE_BITS 64
|
|
|
|
|
2012-12-18 01:19:49 +08:00
|
|
|
#include "exec/cpu-all.h"
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2012-10-24 19:12:00 +08:00
|
|
|
#include "fpu/softfloat.h"
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
#define NB_MMU_MODES 3
|
2015-08-31 00:26:10 +08:00
|
|
|
#define TARGET_INSN_START_EXTRA_WORDS 1
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
#define MMU_MODE0_SUFFIX _primary
|
|
|
|
#define MMU_MODE1_SUFFIX _secondary
|
|
|
|
#define MMU_MODE2_SUFFIX _home
|
|
|
|
|
2015-05-25 07:47:23 +08:00
|
|
|
#define MMU_USER_IDX 0
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
#define MAX_EXT_QUEUE 16
|
2013-01-24 10:28:04 +08:00
|
|
|
#define MAX_IO_QUEUE 16
|
|
|
|
#define MAX_MCHK_QUEUE 16
|
|
|
|
|
|
|
|
#define PSW_MCHK_MASK 0x0004000000000000
|
|
|
|
#define PSW_IO_MASK 0x0200000000000000
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
typedef struct PSW {
|
|
|
|
uint64_t mask;
|
|
|
|
uint64_t addr;
|
|
|
|
} PSW;
|
|
|
|
|
|
|
|
typedef struct ExtQueue {
|
|
|
|
uint32_t code;
|
|
|
|
uint32_t param;
|
|
|
|
uint32_t param64;
|
|
|
|
} ExtQueue;
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2013-01-24 10:28:04 +08:00
|
|
|
typedef struct IOIntQueue {
|
|
|
|
uint16_t id;
|
|
|
|
uint16_t nr;
|
|
|
|
uint32_t parm;
|
|
|
|
uint32_t word;
|
|
|
|
} IOIntQueue;
|
|
|
|
|
|
|
|
typedef struct MchkQueue {
|
|
|
|
uint16_t type;
|
|
|
|
} MchkQueue;
|
|
|
|
|
2009-12-05 19:44:21 +08:00
|
|
|
typedef struct CPUS390XState {
|
2012-09-26 06:26:59 +08:00
|
|
|
uint64_t regs[16]; /* GP registers */
|
2014-08-19 03:33:39 +08:00
|
|
|
/*
|
|
|
|
* The floating point registers are part of the vector registers.
|
|
|
|
* vregs[0][0] -> vregs[15][0] are 16 floating point registers
|
|
|
|
*/
|
|
|
|
CPU_DoubleU vregs[32][2]; /* vector registers */
|
2012-09-26 06:26:59 +08:00
|
|
|
uint32_t aregs[16]; /* access registers */
|
2017-05-12 19:47:30 +08:00
|
|
|
uint8_t riccb[64]; /* runtime instrumentation control */
|
|
|
|
|
|
|
|
/* Fields up to this point are not cleared by initial CPU reset */
|
|
|
|
struct {} start_initial_reset_fields;
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2012-09-26 06:26:59 +08:00
|
|
|
uint32_t fpc; /* floating-point control register */
|
|
|
|
uint32_t cc_op;
|
2009-12-05 19:44:21 +08:00
|
|
|
|
|
|
|
float_status fpu_status; /* passed to softfloat lib */
|
|
|
|
|
2012-09-26 06:26:59 +08:00
|
|
|
/* The low part of a 128-bit return, or remainder of a divide. */
|
|
|
|
uint64_t retxl;
|
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
PSW psw;
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t cc_src;
|
|
|
|
uint64_t cc_dst;
|
|
|
|
uint64_t cc_vr;
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2017-05-22 00:50:00 +08:00
|
|
|
uint64_t ex_value;
|
|
|
|
|
2009-12-05 19:44:21 +08:00
|
|
|
uint64_t __excp_addr;
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t psa;
|
|
|
|
|
|
|
|
uint32_t int_pgm_code;
|
2012-09-15 10:31:57 +08:00
|
|
|
uint32_t int_pgm_ilen;
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
uint32_t int_svc_code;
|
2012-09-15 10:31:57 +08:00
|
|
|
uint32_t int_svc_ilen;
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2015-06-13 06:45:56 +08:00
|
|
|
uint64_t per_address;
|
|
|
|
uint16_t per_perc_atmid;
|
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t cregs[16]; /* control registers */
|
|
|
|
|
|
|
|
ExtQueue ext_queue[MAX_EXT_QUEUE];
|
2013-01-24 10:28:04 +08:00
|
|
|
IOIntQueue io_queue[MAX_IO_QUEUE][8];
|
|
|
|
MchkQueue mchk_queue[MAX_MCHK_QUEUE];
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2013-01-24 10:28:04 +08:00
|
|
|
int pending_int;
|
2011-05-02 16:11:40 +08:00
|
|
|
int ext_index;
|
2013-01-24 10:28:04 +08:00
|
|
|
int io_index[8];
|
|
|
|
int mchk_index;
|
|
|
|
|
|
|
|
uint64_t ckc;
|
|
|
|
uint64_t cputm;
|
|
|
|
uint32_t todpr;
|
2011-05-02 16:11:40 +08:00
|
|
|
|
2013-09-05 19:54:39 +08:00
|
|
|
uint64_t pfault_token;
|
|
|
|
uint64_t pfault_compare;
|
|
|
|
uint64_t pfault_select;
|
|
|
|
|
2014-04-03 17:01:13 +08:00
|
|
|
uint64_t gbea;
|
|
|
|
uint64_t pp;
|
|
|
|
|
2016-11-14 22:19:17 +08:00
|
|
|
/* Fields up to this point are cleared by a CPU reset */
|
|
|
|
struct {} end_reset_fields;
|
2011-05-02 16:11:40 +08:00
|
|
|
|
2016-11-14 22:19:17 +08:00
|
|
|
CPU_COMMON
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2013-09-21 02:33:41 +08:00
|
|
|
uint32_t cpu_num;
|
2017-06-09 21:34:26 +08:00
|
|
|
uint64_t cpuid;
|
2013-09-21 02:33:41 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t tod_offset;
|
|
|
|
uint64_t tod_basetime;
|
|
|
|
QEMUTimer *tod_timer;
|
|
|
|
|
|
|
|
QEMUTimer *cpu_timer;
|
2014-09-30 16:57:28 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The cpu state represents the logical state of a cpu. In contrast to other
|
|
|
|
* architectures, there is a difference between a halt and a stop on s390.
|
|
|
|
* If all cpus are either stopped (including check stop) or in the disabled
|
|
|
|
* wait state, the vm can be shut down.
|
|
|
|
*/
|
|
|
|
#define CPU_STATE_UNINITIALIZED 0x00
|
|
|
|
#define CPU_STATE_STOPPED 0x01
|
|
|
|
#define CPU_STATE_CHECK_STOP 0x02
|
|
|
|
#define CPU_STATE_OPERATING 0x03
|
|
|
|
#define CPU_STATE_LOAD 0x04
|
|
|
|
uint8_t cpu_state;
|
|
|
|
|
2015-02-24 21:15:27 +08:00
|
|
|
/* currently processed sigp order */
|
|
|
|
uint8_t sigp_order;
|
|
|
|
|
2009-12-05 19:44:21 +08:00
|
|
|
} CPUS390XState;
|
|
|
|
|
2015-05-08 02:35:44 +08:00
|
|
|
static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
|
|
|
|
{
|
2014-08-19 03:33:39 +08:00
|
|
|
return &cs->vregs[nr][0];
|
2015-05-08 02:35:44 +08:00
|
|
|
}
|
|
|
|
|
2016-03-15 20:49:25 +08:00
|
|
|
/**
|
|
|
|
* S390CPU:
|
|
|
|
* @env: #CPUS390XState.
|
|
|
|
*
|
|
|
|
* An S/390 CPU.
|
|
|
|
*/
|
|
|
|
struct S390CPU {
|
|
|
|
/*< private >*/
|
|
|
|
CPUState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
CPUS390XState env;
|
|
|
|
int64_t id;
|
2016-09-05 16:52:23 +08:00
|
|
|
S390CPUModel *model;
|
2016-03-15 20:49:25 +08:00
|
|
|
/* needed for live migration */
|
|
|
|
void *irqstate;
|
|
|
|
uint32_t irqstate_saved_size;
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
|
|
|
|
{
|
|
|
|
return container_of(env, S390CPU, env);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
|
|
|
|
|
|
|
|
#define ENV_OFFSET offsetof(S390CPU, env)
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
extern const struct VMStateDescription vmstate_s390_cpu;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void s390_cpu_do_interrupt(CPUState *cpu);
|
|
|
|
bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req);
|
|
|
|
void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
|
|
|
int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
|
|
|
|
int cpuid, void *opaque);
|
|
|
|
|
|
|
|
hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
|
|
|
|
hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr);
|
|
|
|
int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
void s390_cpu_gdb_init(CPUState *cs);
|
|
|
|
void s390x_cpu_debug_excp_handler(CPUState *cs);
|
|
|
|
|
2016-06-23 01:11:19 +08:00
|
|
|
#include "sysemu/kvm.h"
|
2012-05-03 10:13:04 +08:00
|
|
|
|
2013-01-24 10:28:05 +08:00
|
|
|
/* distinguish between 24 bit and 31 bit addressing */
|
|
|
|
#define HIGH_ORDER_BIT 0x80000000
|
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
/* Interrupt Codes */
|
|
|
|
/* Program Interrupts */
|
|
|
|
#define PGM_OPERATION 0x0001
|
|
|
|
#define PGM_PRIVILEGED 0x0002
|
|
|
|
#define PGM_EXECUTE 0x0003
|
|
|
|
#define PGM_PROTECTION 0x0004
|
|
|
|
#define PGM_ADDRESSING 0x0005
|
|
|
|
#define PGM_SPECIFICATION 0x0006
|
|
|
|
#define PGM_DATA 0x0007
|
|
|
|
#define PGM_FIXPT_OVERFLOW 0x0008
|
|
|
|
#define PGM_FIXPT_DIVIDE 0x0009
|
|
|
|
#define PGM_DEC_OVERFLOW 0x000a
|
|
|
|
#define PGM_DEC_DIVIDE 0x000b
|
|
|
|
#define PGM_HFP_EXP_OVERFLOW 0x000c
|
|
|
|
#define PGM_HFP_EXP_UNDERFLOW 0x000d
|
|
|
|
#define PGM_HFP_SIGNIFICANCE 0x000e
|
|
|
|
#define PGM_HFP_DIVIDE 0x000f
|
|
|
|
#define PGM_SEGMENT_TRANS 0x0010
|
|
|
|
#define PGM_PAGE_TRANS 0x0011
|
|
|
|
#define PGM_TRANS_SPEC 0x0012
|
|
|
|
#define PGM_SPECIAL_OP 0x0013
|
|
|
|
#define PGM_OPERAND 0x0015
|
|
|
|
#define PGM_TRACE_TABLE 0x0016
|
|
|
|
#define PGM_SPACE_SWITCH 0x001c
|
|
|
|
#define PGM_HFP_SQRT 0x001d
|
|
|
|
#define PGM_PC_TRANS_SPEC 0x001f
|
|
|
|
#define PGM_AFX_TRANS 0x0020
|
|
|
|
#define PGM_ASX_TRANS 0x0021
|
|
|
|
#define PGM_LX_TRANS 0x0022
|
|
|
|
#define PGM_EX_TRANS 0x0023
|
|
|
|
#define PGM_PRIM_AUTH 0x0024
|
|
|
|
#define PGM_SEC_AUTH 0x0025
|
|
|
|
#define PGM_ALET_SPEC 0x0028
|
|
|
|
#define PGM_ALEN_SPEC 0x0029
|
|
|
|
#define PGM_ALE_SEQ 0x002a
|
|
|
|
#define PGM_ASTE_VALID 0x002b
|
|
|
|
#define PGM_ASTE_SEQ 0x002c
|
|
|
|
#define PGM_EXT_AUTH 0x002d
|
|
|
|
#define PGM_STACK_FULL 0x0030
|
|
|
|
#define PGM_STACK_EMPTY 0x0031
|
|
|
|
#define PGM_STACK_SPEC 0x0032
|
|
|
|
#define PGM_STACK_TYPE 0x0033
|
|
|
|
#define PGM_STACK_OP 0x0034
|
|
|
|
#define PGM_ASCE_TYPE 0x0038
|
|
|
|
#define PGM_REG_FIRST_TRANS 0x0039
|
|
|
|
#define PGM_REG_SEC_TRANS 0x003a
|
|
|
|
#define PGM_REG_THIRD_TRANS 0x003b
|
|
|
|
#define PGM_MONITOR 0x0040
|
|
|
|
#define PGM_PER 0x0080
|
|
|
|
#define PGM_CRYPTO 0x0119
|
|
|
|
|
|
|
|
/* External Interrupts */
|
|
|
|
#define EXT_INTERRUPT_KEY 0x0040
|
|
|
|
#define EXT_CLOCK_COMP 0x1004
|
|
|
|
#define EXT_CPU_TIMER 0x1005
|
|
|
|
#define EXT_MALFUNCTION 0x1200
|
|
|
|
#define EXT_EMERGENCY 0x1201
|
|
|
|
#define EXT_EXTERNAL_CALL 0x1202
|
|
|
|
#define EXT_ETR 0x1406
|
|
|
|
#define EXT_SERVICE 0x2401
|
|
|
|
#define EXT_VIRTIO 0x2603
|
|
|
|
|
|
|
|
/* PSW defines */
|
|
|
|
#undef PSW_MASK_PER
|
|
|
|
#undef PSW_MASK_DAT
|
|
|
|
#undef PSW_MASK_IO
|
|
|
|
#undef PSW_MASK_EXT
|
|
|
|
#undef PSW_MASK_KEY
|
|
|
|
#undef PSW_SHIFT_KEY
|
|
|
|
#undef PSW_MASK_MCHECK
|
|
|
|
#undef PSW_MASK_WAIT
|
|
|
|
#undef PSW_MASK_PSTATE
|
|
|
|
#undef PSW_MASK_ASC
|
|
|
|
#undef PSW_MASK_CC
|
|
|
|
#undef PSW_MASK_PM
|
|
|
|
#undef PSW_MASK_64
|
2013-07-25 22:45:51 +08:00
|
|
|
#undef PSW_MASK_32
|
|
|
|
#undef PSW_MASK_ESA_ADDR
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
#define PSW_MASK_PER 0x4000000000000000ULL
|
|
|
|
#define PSW_MASK_DAT 0x0400000000000000ULL
|
|
|
|
#define PSW_MASK_IO 0x0200000000000000ULL
|
|
|
|
#define PSW_MASK_EXT 0x0100000000000000ULL
|
|
|
|
#define PSW_MASK_KEY 0x00F0000000000000ULL
|
|
|
|
#define PSW_SHIFT_KEY 56
|
|
|
|
#define PSW_MASK_MCHECK 0x0004000000000000ULL
|
|
|
|
#define PSW_MASK_WAIT 0x0002000000000000ULL
|
|
|
|
#define PSW_MASK_PSTATE 0x0001000000000000ULL
|
|
|
|
#define PSW_MASK_ASC 0x0000C00000000000ULL
|
|
|
|
#define PSW_MASK_CC 0x0000300000000000ULL
|
|
|
|
#define PSW_MASK_PM 0x00000F0000000000ULL
|
|
|
|
#define PSW_MASK_64 0x0000000100000000ULL
|
|
|
|
#define PSW_MASK_32 0x0000000080000000ULL
|
2013-07-25 22:45:51 +08:00
|
|
|
#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
#undef PSW_ASC_PRIMARY
|
|
|
|
#undef PSW_ASC_ACCREG
|
|
|
|
#undef PSW_ASC_SECONDARY
|
|
|
|
#undef PSW_ASC_HOME
|
|
|
|
|
|
|
|
#define PSW_ASC_PRIMARY 0x0000000000000000ULL
|
|
|
|
#define PSW_ASC_ACCREG 0x0000400000000000ULL
|
|
|
|
#define PSW_ASC_SECONDARY 0x0000800000000000ULL
|
|
|
|
#define PSW_ASC_HOME 0x0000C00000000000ULL
|
|
|
|
|
|
|
|
/* tb flags */
|
|
|
|
|
|
|
|
#define FLAG_MASK_PER (PSW_MASK_PER >> 32)
|
|
|
|
#define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
|
|
|
|
#define FLAG_MASK_IO (PSW_MASK_IO >> 32)
|
|
|
|
#define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
|
|
|
|
#define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
|
|
|
|
#define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
|
|
|
|
#define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
|
|
|
|
#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
|
|
|
|
#define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
|
|
|
|
#define FLAG_MASK_CC (PSW_MASK_CC >> 32)
|
|
|
|
#define FLAG_MASK_PM (PSW_MASK_PM >> 32)
|
|
|
|
#define FLAG_MASK_64 (PSW_MASK_64 >> 32)
|
|
|
|
#define FLAG_MASK_32 0x00001000
|
|
|
|
|
2014-04-25 21:37:19 +08:00
|
|
|
/* Control register 0 bits */
|
2015-02-13 01:09:31 +08:00
|
|
|
#define CR0_LOWPROT 0x0000000010000000ULL
|
2014-04-25 21:37:19 +08:00
|
|
|
#define CR0_EDAT 0x0000000000800000ULL
|
|
|
|
|
2015-06-04 05:09:53 +08:00
|
|
|
/* MMU */
|
|
|
|
#define MMU_PRIMARY_IDX 0
|
|
|
|
#define MMU_SECONDARY_IDX 1
|
|
|
|
#define MMU_HOME_IDX 2
|
|
|
|
|
2015-08-17 15:34:10 +08:00
|
|
|
static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
|
2009-12-05 19:44:26 +08:00
|
|
|
{
|
2015-05-25 07:47:23 +08:00
|
|
|
switch (env->psw.mask & PSW_MASK_ASC) {
|
|
|
|
case PSW_ASC_PRIMARY:
|
2015-06-04 05:09:53 +08:00
|
|
|
return MMU_PRIMARY_IDX;
|
2015-05-25 07:47:23 +08:00
|
|
|
case PSW_ASC_SECONDARY:
|
2015-06-04 05:09:53 +08:00
|
|
|
return MMU_SECONDARY_IDX;
|
2015-05-25 07:47:23 +08:00
|
|
|
case PSW_ASC_HOME:
|
2015-06-04 05:09:53 +08:00
|
|
|
return MMU_HOME_IDX;
|
2015-05-25 07:47:23 +08:00
|
|
|
case PSW_ASC_ACCREG:
|
|
|
|
/* Fallthrough: access register mode is not yet supported */
|
|
|
|
default:
|
|
|
|
abort();
|
2011-04-15 23:32:47 +08:00
|
|
|
}
|
2009-12-05 19:44:26 +08:00
|
|
|
}
|
|
|
|
|
2015-06-04 05:09:53 +08:00
|
|
|
static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
|
|
|
|
{
|
|
|
|
switch (mmu_idx) {
|
|
|
|
case MMU_PRIMARY_IDX:
|
|
|
|
return PSW_ASC_PRIMARY;
|
|
|
|
case MMU_SECONDARY_IDX:
|
|
|
|
return PSW_ASC_SECONDARY;
|
|
|
|
case MMU_HOME_IDX:
|
|
|
|
return PSW_ASC_HOME;
|
|
|
|
default:
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-03-14 08:38:22 +08:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
|
2016-04-08 01:19:22 +08:00
|
|
|
target_ulong *cs_base, uint32_t *flags)
|
2011-04-15 23:32:47 +08:00
|
|
|
{
|
|
|
|
*pc = env->psw.addr;
|
2017-05-22 00:50:00 +08:00
|
|
|
*cs_base = env->ex_value;
|
2011-04-15 23:32:47 +08:00
|
|
|
*flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
|
|
|
|
((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
|
|
|
|
}
|
|
|
|
|
2014-06-03 18:46:50 +08:00
|
|
|
#define MAX_ILEN 6
|
|
|
|
|
2012-09-15 10:31:57 +08:00
|
|
|
/* While the PoO talks about ILC (a number between 1-3) what is actually
|
|
|
|
stored in LowCore is shifted left one bit (an even between 2-6). As
|
|
|
|
this is the actual length of the insn and therefore more useful, that
|
|
|
|
is what we want to pass around and manipulate. To make sure that we
|
|
|
|
have applied this distinction universally, rename the "ILC" to "ILEN". */
|
|
|
|
static inline int get_ilen(uint8_t opc)
|
2011-04-15 23:32:47 +08:00
|
|
|
{
|
|
|
|
switch (opc >> 6) {
|
|
|
|
case 0:
|
2012-09-15 10:31:57 +08:00
|
|
|
return 2;
|
2011-04-15 23:32:47 +08:00
|
|
|
case 1:
|
|
|
|
case 2:
|
2012-09-15 10:31:57 +08:00
|
|
|
return 4;
|
|
|
|
default:
|
|
|
|
return 6;
|
2011-04-15 23:32:47 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-13 06:45:53 +08:00
|
|
|
/* PER bits from control register 9 */
|
|
|
|
#define PER_CR9_EVENT_BRANCH 0x80000000
|
|
|
|
#define PER_CR9_EVENT_IFETCH 0x40000000
|
|
|
|
#define PER_CR9_EVENT_STORE 0x20000000
|
|
|
|
#define PER_CR9_EVENT_STORE_REAL 0x08000000
|
|
|
|
#define PER_CR9_EVENT_NULLIFICATION 0x01000000
|
|
|
|
#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
|
|
|
|
#define PER_CR9_CONTROL_ALTERATION 0x00200000
|
|
|
|
|
|
|
|
/* PER bits from the PER CODE/ATMID/AI in lowcore */
|
|
|
|
#define PER_CODE_EVENT_BRANCH 0x8000
|
|
|
|
#define PER_CODE_EVENT_IFETCH 0x4000
|
|
|
|
#define PER_CODE_EVENT_STORE 0x2000
|
|
|
|
#define PER_CODE_EVENT_STORE_REAL 0x0800
|
|
|
|
#define PER_CODE_EVENT_NULLIFICATION 0x0100
|
|
|
|
|
2015-06-13 06:45:54 +08:00
|
|
|
/* Compute the ATMID field that is stored in the per_perc_atmid lowcore
|
|
|
|
entry when a PER exception is triggered. */
|
|
|
|
static inline uint8_t get_per_atmid(CPUS390XState *env)
|
|
|
|
{
|
|
|
|
return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) |
|
|
|
|
( (1 << 6) ) |
|
|
|
|
((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) |
|
|
|
|
((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) |
|
|
|
|
((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
|
|
|
|
((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0);
|
|
|
|
}
|
|
|
|
|
2015-06-13 06:45:55 +08:00
|
|
|
/* Check if an address is within the PER starting address and the PER
|
|
|
|
ending address. The address range might loop. */
|
|
|
|
static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
|
|
|
|
{
|
|
|
|
if (env->cregs[10] <= env->cregs[11]) {
|
|
|
|
return env->cregs[10] <= addr && addr <= env->cregs[11];
|
|
|
|
} else {
|
|
|
|
return env->cregs[10] <= addr || addr <= env->cregs[11];
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-15 10:31:57 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2015-02-13 01:09:18 +08:00
|
|
|
void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
|
2012-09-15 10:31:57 +08:00
|
|
|
#endif
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2012-05-03 10:13:04 +08:00
|
|
|
S390CPU *cpu_s390x_init(const char *cpu_model);
|
2016-03-05 01:34:34 +08:00
|
|
|
S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
|
|
|
|
S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
|
2011-04-15 23:32:47 +08:00
|
|
|
void s390x_translate_init(void);
|
2009-12-05 19:44:21 +08:00
|
|
|
|
|
|
|
/* you can call this signal handler from your SIGBUS and SIGSEGV
|
|
|
|
signal handlers to inform the virtual CPU of exceptions. non zero
|
|
|
|
is returned if the signal was handled by the virtual CPU. */
|
|
|
|
int cpu_s390x_signal_handler(int host_signum, void *pinfo,
|
|
|
|
void *puc);
|
2013-08-26 09:01:33 +08:00
|
|
|
int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
|
|
|
|
int mmu_idx);
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2015-02-24 21:15:29 +08:00
|
|
|
|
2009-12-05 19:44:26 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2015-02-24 21:15:29 +08:00
|
|
|
void do_restart_interrupt(CPUS390XState *env);
|
2017-03-02 10:06:18 +08:00
|
|
|
void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
|
|
|
|
MMUAccessType access_type,
|
|
|
|
int mmu_idx, uintptr_t retaddr);
|
2015-02-24 21:15:29 +08:00
|
|
|
|
2015-03-05 17:36:48 +08:00
|
|
|
static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
|
|
|
|
uint8_t *ar)
|
2013-01-24 10:28:05 +08:00
|
|
|
{
|
|
|
|
hwaddr addr = 0;
|
|
|
|
uint8_t reg;
|
|
|
|
|
|
|
|
reg = ipb >> 28;
|
|
|
|
if (reg > 0) {
|
|
|
|
addr = env->regs[reg];
|
|
|
|
}
|
|
|
|
addr += (ipb >> 16) & 0xfff;
|
2015-03-05 17:36:48 +08:00
|
|
|
if (ar) {
|
|
|
|
*ar = reg;
|
|
|
|
}
|
2013-01-24 10:28:05 +08:00
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2013-12-18 01:27:33 +08:00
|
|
|
/* Base/displacement are at the same locations. */
|
|
|
|
#define decode_basedisp_rs decode_basedisp_s
|
|
|
|
|
2014-08-28 19:58:49 +08:00
|
|
|
/* helper functions for run_on_cpu() */
|
2016-10-31 17:36:08 +08:00
|
|
|
static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
|
2014-08-28 19:58:49 +08:00
|
|
|
{
|
|
|
|
S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
|
|
|
|
|
|
|
|
scc->cpu_reset(cs);
|
|
|
|
}
|
2016-10-31 17:36:08 +08:00
|
|
|
static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
|
2014-08-28 19:58:49 +08:00
|
|
|
{
|
|
|
|
cpu_reset(cs);
|
|
|
|
}
|
|
|
|
|
2012-04-02 19:56:29 +08:00
|
|
|
void s390x_tod_timer(void *opaque);
|
|
|
|
void s390x_cpu_timer(void *opaque);
|
|
|
|
|
2013-01-17 12:23:46 +08:00
|
|
|
int s390_virtio_hypercall(CPUS390XState *env);
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2011-04-15 21:16:40 +08:00
|
|
|
#ifdef CONFIG_KVM
|
2014-03-11 20:19:43 +08:00
|
|
|
void kvm_s390_service_interrupt(uint32_t parm);
|
2014-03-12 00:10:07 +08:00
|
|
|
void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
|
|
|
|
void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
|
2014-03-12 19:40:31 +08:00
|
|
|
int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
|
2015-02-13 01:09:30 +08:00
|
|
|
void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
|
2015-03-05 17:36:48 +08:00
|
|
|
int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
|
|
|
|
int len, bool is_write);
|
2015-03-09 22:56:08 +08:00
|
|
|
int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
|
|
|
|
int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
|
2011-04-15 21:16:40 +08:00
|
|
|
#else
|
2014-03-11 20:19:43 +08:00
|
|
|
static inline void kvm_s390_service_interrupt(uint32_t parm)
|
2014-03-11 20:52:06 +08:00
|
|
|
{
|
|
|
|
}
|
2015-03-09 22:56:08 +08:00
|
|
|
static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
|
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
|
|
|
static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
|
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
2015-03-05 17:36:48 +08:00
|
|
|
static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
|
|
|
|
void *hostbuf, int len, bool is_write)
|
2015-02-06 22:54:58 +08:00
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
2015-02-13 01:09:30 +08:00
|
|
|
static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
|
|
|
|
uint64_t te_code)
|
|
|
|
{
|
|
|
|
}
|
2011-04-15 21:16:40 +08:00
|
|
|
#endif
|
2015-03-09 22:56:08 +08:00
|
|
|
|
|
|
|
static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
return kvm_s390_get_clock(tod_high, tod_low);
|
|
|
|
}
|
|
|
|
/* Fixme TCG */
|
|
|
|
*tod_high = 0;
|
|
|
|
*tod_low = 0;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
return kvm_s390_set_clock(tod_high, tod_low);
|
|
|
|
}
|
|
|
|
/* Fixme TCG */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-05-03 10:28:14 +08:00
|
|
|
S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
|
2014-09-30 16:57:29 +08:00
|
|
|
unsigned int s390_cpu_halt(S390CPU *cpu);
|
|
|
|
void s390_cpu_unhalt(S390CPU *cpu);
|
|
|
|
unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
|
2015-02-24 21:15:27 +08:00
|
|
|
static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return cpu->env.cpu_state;
|
|
|
|
}
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2015-03-09 22:56:08 +08:00
|
|
|
void gtod_save(QEMUFile *f, void *opaque);
|
|
|
|
int gtod_load(QEMUFile *f, void *opaque, int version_id);
|
|
|
|
|
2015-12-04 19:06:26 +08:00
|
|
|
void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
|
|
|
|
uint64_t param64);
|
|
|
|
|
|
|
|
/* ioinst.c */
|
|
|
|
void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1);
|
|
|
|
void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1);
|
|
|
|
void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1);
|
|
|
|
void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
|
|
|
|
void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
|
|
|
|
void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb);
|
|
|
|
void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
|
|
|
|
int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
|
|
|
|
void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb);
|
|
|
|
int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb);
|
|
|
|
void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
|
|
|
|
uint32_t ipb);
|
|
|
|
void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1);
|
|
|
|
void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1);
|
|
|
|
void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1);
|
|
|
|
|
2012-07-24 05:37:05 +08:00
|
|
|
/* service interrupts are floating therefore we must not pass an cpustate */
|
|
|
|
void s390_sclp_extint(uint32_t parm);
|
|
|
|
|
2011-10-07 15:51:50 +08:00
|
|
|
#else
|
2014-09-30 16:57:29 +08:00
|
|
|
static inline unsigned int s390_cpu_halt(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void s390_cpu_unhalt(S390CPU *cpu)
|
2011-10-07 15:51:50 +08:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2014-09-30 16:57:29 +08:00
|
|
|
static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
|
2011-10-07 15:51:50 +08:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2009-12-05 19:44:26 +08:00
|
|
|
#endif
|
|
|
|
|
2015-10-01 16:49:47 +08:00
|
|
|
extern void subsystem_reset(void);
|
2013-01-24 10:28:05 +08:00
|
|
|
|
2015-02-27 04:37:49 +08:00
|
|
|
#define cpu_init(model) CPU(cpu_s390x_init(model))
|
2011-04-15 23:32:47 +08:00
|
|
|
#define cpu_signal_handler cpu_s390x_signal_handler
|
2009-12-05 19:44:21 +08:00
|
|
|
|
2012-12-18 15:50:59 +08:00
|
|
|
void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
|
|
|
|
#define cpu_list s390_cpu_list
|
2016-09-05 16:52:24 +08:00
|
|
|
void s390_cpu_model_register_props(Object *obj);
|
2016-09-05 16:52:17 +08:00
|
|
|
void s390_cpu_model_class_register_props(ObjectClass *oc);
|
2016-09-05 16:52:16 +08:00
|
|
|
void s390_realize_cpu_model(CPUState *cs, Error **errp);
|
|
|
|
ObjectClass *s390_cpu_class_by_name(const char *name);
|
2012-12-18 15:50:59 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
#define EXCP_EXT 1 /* external interrupt */
|
|
|
|
#define EXCP_SVC 2 /* supervisor call (syscall) */
|
|
|
|
#define EXCP_PGM 3 /* program interruption */
|
2013-01-24 10:28:04 +08:00
|
|
|
#define EXCP_IO 7 /* I/O interrupt */
|
|
|
|
#define EXCP_MCHK 8 /* machine check */
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
#define INTERRUPT_EXT (1 << 0)
|
|
|
|
#define INTERRUPT_TOD (1 << 1)
|
|
|
|
#define INTERRUPT_CPUTIMER (1 << 2)
|
2013-01-24 10:28:04 +08:00
|
|
|
#define INTERRUPT_IO (1 << 3)
|
|
|
|
#define INTERRUPT_MCHK (1 << 4)
|
2009-12-05 19:44:26 +08:00
|
|
|
|
|
|
|
/* Program Status Word. */
|
|
|
|
#define S390_PSWM_REGNUM 0
|
|
|
|
#define S390_PSWA_REGNUM 1
|
|
|
|
/* General Purpose Registers. */
|
|
|
|
#define S390_R0_REGNUM 2
|
|
|
|
#define S390_R1_REGNUM 3
|
|
|
|
#define S390_R2_REGNUM 4
|
|
|
|
#define S390_R3_REGNUM 5
|
|
|
|
#define S390_R4_REGNUM 6
|
|
|
|
#define S390_R5_REGNUM 7
|
|
|
|
#define S390_R6_REGNUM 8
|
|
|
|
#define S390_R7_REGNUM 9
|
|
|
|
#define S390_R8_REGNUM 10
|
|
|
|
#define S390_R9_REGNUM 11
|
|
|
|
#define S390_R10_REGNUM 12
|
|
|
|
#define S390_R11_REGNUM 13
|
|
|
|
#define S390_R12_REGNUM 14
|
|
|
|
#define S390_R13_REGNUM 15
|
|
|
|
#define S390_R14_REGNUM 16
|
|
|
|
#define S390_R15_REGNUM 17
|
2014-08-29 21:52:16 +08:00
|
|
|
/* Total Core Registers. */
|
|
|
|
#define S390_NUM_CORE_REGS 18
|
2009-12-05 19:44:26 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
/* CC optimization */
|
|
|
|
|
2016-10-06 21:10:57 +08:00
|
|
|
/* Instead of computing the condition codes after each x86 instruction,
|
|
|
|
* QEMU just stores the result (called CC_DST), the type of operation
|
|
|
|
* (called CC_OP) and whatever operands are needed (CC_SRC and possibly
|
|
|
|
* CC_VR). When the condition codes are needed, the condition codes can
|
|
|
|
* be calculated using this information. Condition codes are not generated
|
|
|
|
* if they are only needed for conditional branches.
|
|
|
|
*/
|
2011-04-15 23:32:47 +08:00
|
|
|
enum cc_op {
|
|
|
|
CC_OP_CONST0 = 0, /* CC is 0 */
|
|
|
|
CC_OP_CONST1, /* CC is 1 */
|
|
|
|
CC_OP_CONST2, /* CC is 2 */
|
|
|
|
CC_OP_CONST3, /* CC is 3 */
|
|
|
|
|
|
|
|
CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
|
|
|
|
CC_OP_STATIC, /* CC value is env->cc_op */
|
|
|
|
|
|
|
|
CC_OP_NZ, /* env->cc_dst != 0 */
|
|
|
|
CC_OP_LTGT_32, /* signed less/greater than (32bit) */
|
|
|
|
CC_OP_LTGT_64, /* signed less/greater than (64bit) */
|
|
|
|
CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
|
|
|
|
CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
|
|
|
|
CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
|
|
|
|
CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
|
|
|
|
|
|
|
|
CC_OP_ADD_64, /* overflow on add (64bit) */
|
|
|
|
CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
|
2012-08-18 09:52:33 +08:00
|
|
|
CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
|
2011-12-10 07:19:46 +08:00
|
|
|
CC_OP_SUB_64, /* overflow on subtraction (64bit) */
|
|
|
|
CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
|
2012-08-18 09:52:33 +08:00
|
|
|
CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
|
2011-04-15 23:32:47 +08:00
|
|
|
CC_OP_ABS_64, /* sign eval on abs (64bit) */
|
|
|
|
CC_OP_NABS_64, /* sign eval on nabs (64bit) */
|
|
|
|
|
|
|
|
CC_OP_ADD_32, /* overflow on add (32bit) */
|
|
|
|
CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
|
2012-08-18 09:52:33 +08:00
|
|
|
CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
|
2011-12-10 07:19:46 +08:00
|
|
|
CC_OP_SUB_32, /* overflow on subtraction (32bit) */
|
|
|
|
CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
|
2012-08-18 09:52:33 +08:00
|
|
|
CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
|
2011-04-15 23:32:47 +08:00
|
|
|
CC_OP_ABS_32, /* sign eval on abs (64bit) */
|
|
|
|
CC_OP_NABS_32, /* sign eval on nabs (64bit) */
|
|
|
|
|
|
|
|
CC_OP_COMP_32, /* complement */
|
|
|
|
CC_OP_COMP_64, /* complement */
|
|
|
|
|
|
|
|
CC_OP_TM_32, /* test under mask (32bit) */
|
|
|
|
CC_OP_TM_64, /* test under mask (64bit) */
|
|
|
|
|
|
|
|
CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
|
|
|
|
CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
|
2012-08-24 01:48:20 +08:00
|
|
|
CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
CC_OP_ICM, /* insert characters under mask */
|
2012-08-23 00:15:19 +08:00
|
|
|
CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
|
|
|
|
CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
|
2012-08-24 22:39:11 +08:00
|
|
|
CC_OP_FLOGR, /* find leftmost one */
|
2011-04-15 23:32:47 +08:00
|
|
|
CC_OP_MAX
|
|
|
|
};
|
|
|
|
|
|
|
|
static const char *cc_names[] = {
|
|
|
|
[CC_OP_CONST0] = "CC_OP_CONST0",
|
|
|
|
[CC_OP_CONST1] = "CC_OP_CONST1",
|
|
|
|
[CC_OP_CONST2] = "CC_OP_CONST2",
|
|
|
|
[CC_OP_CONST3] = "CC_OP_CONST3",
|
|
|
|
[CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
|
|
|
|
[CC_OP_STATIC] = "CC_OP_STATIC",
|
|
|
|
[CC_OP_NZ] = "CC_OP_NZ",
|
|
|
|
[CC_OP_LTGT_32] = "CC_OP_LTGT_32",
|
|
|
|
[CC_OP_LTGT_64] = "CC_OP_LTGT_64",
|
|
|
|
[CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
|
|
|
|
[CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
|
|
|
|
[CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
|
|
|
|
[CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
|
|
|
|
[CC_OP_ADD_64] = "CC_OP_ADD_64",
|
|
|
|
[CC_OP_ADDU_64] = "CC_OP_ADDU_64",
|
2012-08-18 09:52:33 +08:00
|
|
|
[CC_OP_ADDC_64] = "CC_OP_ADDC_64",
|
2011-04-15 23:32:47 +08:00
|
|
|
[CC_OP_SUB_64] = "CC_OP_SUB_64",
|
|
|
|
[CC_OP_SUBU_64] = "CC_OP_SUBU_64",
|
2012-08-18 09:52:33 +08:00
|
|
|
[CC_OP_SUBB_64] = "CC_OP_SUBB_64",
|
2011-04-15 23:32:47 +08:00
|
|
|
[CC_OP_ABS_64] = "CC_OP_ABS_64",
|
|
|
|
[CC_OP_NABS_64] = "CC_OP_NABS_64",
|
|
|
|
[CC_OP_ADD_32] = "CC_OP_ADD_32",
|
|
|
|
[CC_OP_ADDU_32] = "CC_OP_ADDU_32",
|
2012-08-18 09:52:33 +08:00
|
|
|
[CC_OP_ADDC_32] = "CC_OP_ADDC_32",
|
2011-04-15 23:32:47 +08:00
|
|
|
[CC_OP_SUB_32] = "CC_OP_SUB_32",
|
|
|
|
[CC_OP_SUBU_32] = "CC_OP_SUBU_32",
|
2012-08-18 09:52:33 +08:00
|
|
|
[CC_OP_SUBB_32] = "CC_OP_SUBB_32",
|
2011-04-15 23:32:47 +08:00
|
|
|
[CC_OP_ABS_32] = "CC_OP_ABS_32",
|
|
|
|
[CC_OP_NABS_32] = "CC_OP_NABS_32",
|
|
|
|
[CC_OP_COMP_32] = "CC_OP_COMP_32",
|
|
|
|
[CC_OP_COMP_64] = "CC_OP_COMP_64",
|
|
|
|
[CC_OP_TM_32] = "CC_OP_TM_32",
|
|
|
|
[CC_OP_TM_64] = "CC_OP_TM_64",
|
|
|
|
[CC_OP_NZ_F32] = "CC_OP_NZ_F32",
|
|
|
|
[CC_OP_NZ_F64] = "CC_OP_NZ_F64",
|
2012-08-24 01:48:20 +08:00
|
|
|
[CC_OP_NZ_F128] = "CC_OP_NZ_F128",
|
2011-04-15 23:32:47 +08:00
|
|
|
[CC_OP_ICM] = "CC_OP_ICM",
|
2012-08-23 00:15:19 +08:00
|
|
|
[CC_OP_SLA_32] = "CC_OP_SLA_32",
|
|
|
|
[CC_OP_SLA_64] = "CC_OP_SLA_64",
|
2012-08-24 22:39:11 +08:00
|
|
|
[CC_OP_FLOGR] = "CC_OP_FLOGR",
|
2011-04-15 23:32:47 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static inline const char *cc_name(int cc_op)
|
|
|
|
{
|
|
|
|
return cc_names[cc_op];
|
|
|
|
}
|
|
|
|
|
2013-07-02 19:43:38 +08:00
|
|
|
static inline void setcc(S390CPU *cpu, uint64_t cc)
|
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->psw.mask &= ~(3ull << 44);
|
|
|
|
env->psw.mask |= (cc & 3) << 44;
|
2015-06-15 23:57:03 +08:00
|
|
|
env->cc_op = cc;
|
2013-07-02 19:43:38 +08:00
|
|
|
}
|
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
typedef struct LowCore
|
|
|
|
{
|
|
|
|
/* prefix area: defined by architecture */
|
|
|
|
uint32_t ccw1[2]; /* 0x000 */
|
|
|
|
uint32_t ccw2[4]; /* 0x008 */
|
|
|
|
uint8_t pad1[0x80-0x18]; /* 0x018 */
|
|
|
|
uint32_t ext_params; /* 0x080 */
|
|
|
|
uint16_t cpu_addr; /* 0x084 */
|
|
|
|
uint16_t ext_int_code; /* 0x086 */
|
2012-09-15 10:31:57 +08:00
|
|
|
uint16_t svc_ilen; /* 0x088 */
|
2011-04-15 23:32:47 +08:00
|
|
|
uint16_t svc_code; /* 0x08a */
|
2012-09-15 10:31:57 +08:00
|
|
|
uint16_t pgm_ilen; /* 0x08c */
|
2011-04-15 23:32:47 +08:00
|
|
|
uint16_t pgm_code; /* 0x08e */
|
|
|
|
uint32_t data_exc_code; /* 0x090 */
|
|
|
|
uint16_t mon_class_num; /* 0x094 */
|
|
|
|
uint16_t per_perc_atmid; /* 0x096 */
|
|
|
|
uint64_t per_address; /* 0x098 */
|
|
|
|
uint8_t exc_access_id; /* 0x0a0 */
|
|
|
|
uint8_t per_access_id; /* 0x0a1 */
|
|
|
|
uint8_t op_access_id; /* 0x0a2 */
|
|
|
|
uint8_t ar_access_id; /* 0x0a3 */
|
|
|
|
uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
|
|
|
|
uint64_t trans_exc_code; /* 0x0a8 */
|
|
|
|
uint64_t monitor_code; /* 0x0b0 */
|
|
|
|
uint16_t subchannel_id; /* 0x0b8 */
|
|
|
|
uint16_t subchannel_nr; /* 0x0ba */
|
|
|
|
uint32_t io_int_parm; /* 0x0bc */
|
|
|
|
uint32_t io_int_word; /* 0x0c0 */
|
|
|
|
uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
|
|
|
|
uint32_t stfl_fac_list; /* 0x0c8 */
|
|
|
|
uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
|
|
|
|
uint32_t mcck_interruption_code[2]; /* 0x0e8 */
|
|
|
|
uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
|
|
|
|
uint32_t external_damage_code; /* 0x0f4 */
|
|
|
|
uint64_t failing_storage_address; /* 0x0f8 */
|
2015-06-13 06:46:03 +08:00
|
|
|
uint8_t pad6[0x110-0x100]; /* 0x100 */
|
|
|
|
uint64_t per_breaking_event_addr; /* 0x110 */
|
|
|
|
uint8_t pad7[0x120-0x118]; /* 0x118 */
|
2011-04-15 23:32:47 +08:00
|
|
|
PSW restart_old_psw; /* 0x120 */
|
|
|
|
PSW external_old_psw; /* 0x130 */
|
|
|
|
PSW svc_old_psw; /* 0x140 */
|
|
|
|
PSW program_old_psw; /* 0x150 */
|
|
|
|
PSW mcck_old_psw; /* 0x160 */
|
|
|
|
PSW io_old_psw; /* 0x170 */
|
2015-06-13 06:46:03 +08:00
|
|
|
uint8_t pad8[0x1a0-0x180]; /* 0x180 */
|
2015-02-24 21:15:29 +08:00
|
|
|
PSW restart_new_psw; /* 0x1a0 */
|
2011-04-15 23:32:47 +08:00
|
|
|
PSW external_new_psw; /* 0x1b0 */
|
|
|
|
PSW svc_new_psw; /* 0x1c0 */
|
|
|
|
PSW program_new_psw; /* 0x1d0 */
|
|
|
|
PSW mcck_new_psw; /* 0x1e0 */
|
|
|
|
PSW io_new_psw; /* 0x1f0 */
|
|
|
|
PSW return_psw; /* 0x200 */
|
|
|
|
uint8_t irb[64]; /* 0x210 */
|
|
|
|
uint64_t sync_enter_timer; /* 0x250 */
|
|
|
|
uint64_t async_enter_timer; /* 0x258 */
|
|
|
|
uint64_t exit_timer; /* 0x260 */
|
|
|
|
uint64_t last_update_timer; /* 0x268 */
|
|
|
|
uint64_t user_timer; /* 0x270 */
|
|
|
|
uint64_t system_timer; /* 0x278 */
|
|
|
|
uint64_t last_update_clock; /* 0x280 */
|
|
|
|
uint64_t steal_clock; /* 0x288 */
|
|
|
|
PSW return_mcck_psw; /* 0x290 */
|
2015-06-13 06:46:03 +08:00
|
|
|
uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */
|
2011-04-15 23:32:47 +08:00
|
|
|
/* System info area */
|
|
|
|
uint64_t save_area[16]; /* 0xc00 */
|
2015-06-13 06:46:03 +08:00
|
|
|
uint8_t pad10[0xd40-0xc80]; /* 0xc80 */
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t kernel_stack; /* 0xd40 */
|
|
|
|
uint64_t thread_info; /* 0xd48 */
|
|
|
|
uint64_t async_stack; /* 0xd50 */
|
|
|
|
uint64_t kernel_asce; /* 0xd58 */
|
|
|
|
uint64_t user_asce; /* 0xd60 */
|
|
|
|
uint64_t panic_stack; /* 0xd68 */
|
|
|
|
uint64_t user_exec_asce; /* 0xd70 */
|
2015-06-13 06:46:03 +08:00
|
|
|
uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
/* SMP info area: defined by DJB */
|
|
|
|
uint64_t clock_comparator; /* 0xdc0 */
|
|
|
|
uint64_t ext_call_fast; /* 0xdc8 */
|
|
|
|
uint64_t percpu_offset; /* 0xdd0 */
|
|
|
|
uint64_t current_task; /* 0xdd8 */
|
|
|
|
uint32_t softirq_pending; /* 0xde0 */
|
|
|
|
uint32_t pad_0x0de4; /* 0xde4 */
|
|
|
|
uint64_t int_clock; /* 0xde8 */
|
|
|
|
uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
|
|
|
|
|
|
|
|
/* 0xe00 is used as indicator for dump tools */
|
|
|
|
/* whether the kernel died with panic() or not */
|
|
|
|
uint32_t panic_magic; /* 0xe00 */
|
|
|
|
|
|
|
|
uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
|
|
|
|
|
|
|
|
/* 64 bit extparam used for pfault, diag 250 etc */
|
|
|
|
uint64_t ext_params2; /* 0x11B8 */
|
|
|
|
|
|
|
|
uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
|
|
|
|
|
|
|
|
/* System info area */
|
|
|
|
|
|
|
|
uint64_t floating_pt_save_area[16]; /* 0x1200 */
|
|
|
|
uint64_t gpregs_save_area[16]; /* 0x1280 */
|
|
|
|
uint32_t st_status_fixed_logout[4]; /* 0x1300 */
|
|
|
|
uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
|
|
|
|
uint32_t prefixreg_save_area; /* 0x1318 */
|
|
|
|
uint32_t fpt_creg_save_area; /* 0x131c */
|
|
|
|
uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
|
|
|
|
uint32_t tod_progreg_save_area; /* 0x1324 */
|
|
|
|
uint32_t cpu_timer_save_area[2]; /* 0x1328 */
|
|
|
|
uint32_t clock_comp_save_area[2]; /* 0x1330 */
|
|
|
|
uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
|
|
|
|
uint32_t access_regs_save_area[16]; /* 0x1340 */
|
|
|
|
uint64_t cregs_save_area[16]; /* 0x1380 */
|
|
|
|
|
|
|
|
/* align to the top of the prefix area */
|
|
|
|
|
|
|
|
uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
|
2011-08-31 18:38:01 +08:00
|
|
|
} QEMU_PACKED LowCore;
|
2011-04-15 23:32:47 +08:00
|
|
|
|
|
|
|
/* STSI */
|
|
|
|
#define STSI_LEVEL_MASK 0x00000000f0000000ULL
|
|
|
|
#define STSI_LEVEL_CURRENT 0x0000000000000000ULL
|
|
|
|
#define STSI_LEVEL_1 0x0000000010000000ULL
|
|
|
|
#define STSI_LEVEL_2 0x0000000020000000ULL
|
|
|
|
#define STSI_LEVEL_3 0x0000000030000000ULL
|
|
|
|
#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
|
|
|
|
#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
|
|
|
|
#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
|
|
|
|
#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
|
|
|
|
|
|
|
|
/* Basic Machine Configuration */
|
|
|
|
struct sysib_111 {
|
|
|
|
uint32_t res1[8];
|
|
|
|
uint8_t manuf[16];
|
|
|
|
uint8_t type[4];
|
|
|
|
uint8_t res2[12];
|
|
|
|
uint8_t model[16];
|
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
|
|
|
uint8_t res3[156];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Basic Machine CPU */
|
|
|
|
struct sysib_121 {
|
|
|
|
uint32_t res1[80];
|
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
|
|
|
uint8_t res2[2];
|
|
|
|
uint16_t cpu_addr;
|
|
|
|
uint8_t res3[152];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Basic Machine CPUs */
|
|
|
|
struct sysib_122 {
|
|
|
|
uint8_t res1[32];
|
|
|
|
uint32_t capability;
|
|
|
|
uint16_t total_cpus;
|
|
|
|
uint16_t active_cpus;
|
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint16_t adjustments[2026];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* LPAR CPU */
|
|
|
|
struct sysib_221 {
|
|
|
|
uint32_t res1[80];
|
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
|
|
|
uint16_t cpu_id;
|
|
|
|
uint16_t cpu_addr;
|
|
|
|
uint8_t res3[152];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* LPAR CPUs */
|
|
|
|
struct sysib_222 {
|
|
|
|
uint32_t res1[32];
|
|
|
|
uint16_t lpar_num;
|
|
|
|
uint8_t res2;
|
|
|
|
uint8_t lcpuc;
|
|
|
|
uint16_t total_cpus;
|
|
|
|
uint16_t conf_cpus;
|
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint8_t name[8];
|
|
|
|
uint32_t caf;
|
|
|
|
uint8_t res3[16];
|
|
|
|
uint16_t dedicated_cpus;
|
|
|
|
uint16_t shared_cpus;
|
|
|
|
uint8_t res4[180];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* VM CPUs */
|
|
|
|
struct sysib_322 {
|
|
|
|
uint8_t res1[31];
|
|
|
|
uint8_t count;
|
|
|
|
struct {
|
|
|
|
uint8_t res2[4];
|
|
|
|
uint16_t total_cpus;
|
|
|
|
uint16_t conf_cpus;
|
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint8_t name[8];
|
|
|
|
uint32_t caf;
|
|
|
|
uint8_t cpi[16];
|
2015-03-04 01:35:27 +08:00
|
|
|
uint8_t res5[3];
|
|
|
|
uint8_t ext_name_encoding;
|
|
|
|
uint32_t res3;
|
|
|
|
uint8_t uuid[16];
|
2011-04-15 23:32:47 +08:00
|
|
|
} vm[8];
|
2015-03-04 01:35:27 +08:00
|
|
|
uint8_t res4[1504];
|
|
|
|
uint8_t ext_names[8][256];
|
2011-04-15 23:32:47 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* MMU defines */
|
|
|
|
#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
|
|
|
|
#define _ASCE_SUBSPACE 0x200 /* subspace group control */
|
|
|
|
#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
|
|
|
|
#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
|
|
|
|
#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
|
|
|
|
#define _ASCE_REAL_SPACE 0x20 /* real space control */
|
|
|
|
#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
|
|
|
|
#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
|
|
|
|
#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
|
|
|
|
#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
|
|
|
|
#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
|
|
|
|
#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
|
|
|
|
|
|
|
|
#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
|
2015-02-13 01:09:26 +08:00
|
|
|
#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
|
2015-02-13 01:09:21 +08:00
|
|
|
#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
|
2011-04-15 23:32:47 +08:00
|
|
|
#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
|
|
|
|
#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
|
|
|
|
#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
|
|
|
|
#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
|
|
|
|
#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
|
|
|
|
#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
|
|
|
|
|
|
|
|
#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
|
2014-04-25 21:37:19 +08:00
|
|
|
#define _SEGMENT_ENTRY_FC 0x400 /* format control */
|
2011-04-15 23:32:47 +08:00
|
|
|
#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
|
|
|
|
#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
|
|
|
|
|
2017-06-01 06:01:01 +08:00
|
|
|
#define VADDR_PX 0xff000 /* page index bits */
|
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
#define _PAGE_RO 0x200 /* HW read-only bit */
|
|
|
|
#define _PAGE_INVALID 0x400 /* HW invalid bit */
|
2015-02-13 01:09:28 +08:00
|
|
|
#define _PAGE_RES0 0x800 /* bit must be zero */
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2011-07-14 17:49:08 +08:00
|
|
|
#define SK_C (0x1 << 1)
|
|
|
|
#define SK_R (0x1 << 2)
|
|
|
|
#define SK_F (0x1 << 3)
|
|
|
|
#define SK_ACC_MASK (0xf << 4)
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2015-02-24 21:15:22 +08:00
|
|
|
/* SIGP order codes */
|
2011-04-15 23:32:47 +08:00
|
|
|
#define SIGP_SENSE 0x01
|
|
|
|
#define SIGP_EXTERNAL_CALL 0x02
|
|
|
|
#define SIGP_EMERGENCY 0x03
|
|
|
|
#define SIGP_START 0x04
|
|
|
|
#define SIGP_STOP 0x05
|
|
|
|
#define SIGP_RESTART 0x06
|
|
|
|
#define SIGP_STOP_STORE_STATUS 0x09
|
|
|
|
#define SIGP_INITIAL_CPU_RESET 0x0b
|
|
|
|
#define SIGP_CPU_RESET 0x0c
|
|
|
|
#define SIGP_SET_PREFIX 0x0d
|
|
|
|
#define SIGP_STORE_STATUS_ADDR 0x0e
|
|
|
|
#define SIGP_SET_ARCH 0x12
|
2015-01-14 22:57:16 +08:00
|
|
|
#define SIGP_STORE_ADTL_STATUS 0x17
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2015-02-24 21:15:22 +08:00
|
|
|
/* SIGP condition codes */
|
|
|
|
#define SIGP_CC_ORDER_CODE_ACCEPTED 0
|
|
|
|
#define SIGP_CC_STATUS_STORED 1
|
|
|
|
#define SIGP_CC_BUSY 2
|
|
|
|
#define SIGP_CC_NOT_OPERATIONAL 3
|
|
|
|
|
|
|
|
/* SIGP status bits */
|
2011-04-15 23:32:47 +08:00
|
|
|
#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
|
|
|
|
#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
|
|
|
|
#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
|
|
|
|
#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
|
|
|
|
#define SIGP_STAT_STOPPED 0x00000040UL
|
|
|
|
#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
|
|
|
|
#define SIGP_STAT_CHECK_STOP 0x00000010UL
|
|
|
|
#define SIGP_STAT_INOPERATIVE 0x00000004UL
|
|
|
|
#define SIGP_STAT_INVALID_ORDER 0x00000002UL
|
|
|
|
#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
|
|
|
|
|
2015-02-24 21:15:27 +08:00
|
|
|
/* SIGP SET ARCHITECTURE modes */
|
|
|
|
#define SIGP_MODE_ESA_S390 0
|
|
|
|
#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
|
|
|
|
#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
|
|
|
|
|
2017-05-09 16:27:58 +08:00
|
|
|
/* SIGP order code mask corresponding to bit positions 56-63 */
|
|
|
|
#define SIGP_ORDER_MASK 0x000000ff
|
|
|
|
|
2012-03-14 08:38:22 +08:00
|
|
|
void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
|
2017-05-19 01:26:40 +08:00
|
|
|
target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr);
|
2012-03-14 08:38:22 +08:00
|
|
|
int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
|
2015-02-13 01:09:22 +08:00
|
|
|
target_ulong *raddr, int *flags, bool exc);
|
2014-01-13 19:55:55 +08:00
|
|
|
int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
|
2012-03-14 08:38:22 +08:00
|
|
|
uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
|
2011-04-15 23:32:47 +08:00
|
|
|
uint64_t vr);
|
2015-06-13 06:46:00 +08:00
|
|
|
void s390_cpu_recompute_watchpoints(CPUState *cs);
|
2011-04-15 23:32:47 +08:00
|
|
|
|
2015-03-05 17:36:48 +08:00
|
|
|
int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
|
|
|
|
int len, bool is_write);
|
2015-02-13 01:09:31 +08:00
|
|
|
|
2015-03-05 17:36:48 +08:00
|
|
|
#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
|
|
|
|
#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
|
|
|
|
#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
|
2015-02-13 01:09:31 +08:00
|
|
|
|
2011-04-15 23:32:47 +08:00
|
|
|
/* The value of the TOD clock for 1.1.1970. */
|
|
|
|
#define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
|
|
|
|
|
|
|
|
/* Converts ns to s390's clock format */
|
|
|
|
static inline uint64_t time2tod(uint64_t ns) {
|
|
|
|
return (ns << 9) / 125;
|
|
|
|
}
|
|
|
|
|
2015-05-19 05:42:25 +08:00
|
|
|
/* Converts s390's clock format to ns */
|
|
|
|
static inline uint64_t tod2time(uint64_t t) {
|
|
|
|
return (t * 125) >> 9;
|
|
|
|
}
|
|
|
|
|
2014-08-28 23:25:33 +08:00
|
|
|
/* from s390-virtio-ccw */
|
|
|
|
#define MEM_SECTION_SIZE 0x10000000UL
|
2014-08-28 23:25:35 +08:00
|
|
|
#define MAX_AVAIL_SLOTS 32
|
2014-08-28 23:25:33 +08:00
|
|
|
|
2012-09-02 15:33:31 +08:00
|
|
|
/* fpu_helper.c */
|
|
|
|
uint32_t set_cc_nz_f32(float32 v);
|
|
|
|
uint32_t set_cc_nz_f64(float64 v);
|
2012-08-24 01:48:20 +08:00
|
|
|
uint32_t set_cc_nz_f128(float128 v);
|
2012-09-02 15:33:31 +08:00
|
|
|
|
2012-09-02 15:33:35 +08:00
|
|
|
/* misc_helper.c */
|
2013-06-19 23:27:15 +08:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2015-06-11 19:55:26 +08:00
|
|
|
int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
|
2013-06-19 23:27:15 +08:00
|
|
|
void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
|
|
|
|
#endif
|
2017-06-09 22:21:56 +08:00
|
|
|
/* automatically detect the instruction length */
|
|
|
|
#define ILEN_AUTO 0xff
|
2012-09-15 10:31:57 +08:00
|
|
|
void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
|
2012-09-06 08:27:40 +08:00
|
|
|
void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
|
|
|
|
uintptr_t retaddr);
|
2012-09-02 15:33:32 +08:00
|
|
|
|
2013-01-24 10:28:07 +08:00
|
|
|
#ifdef CONFIG_KVM
|
2014-03-11 20:19:43 +08:00
|
|
|
void kvm_s390_io_interrupt(uint16_t subchannel_id,
|
2013-01-24 10:28:07 +08:00
|
|
|
uint16_t subchannel_nr, uint32_t io_int_parm,
|
|
|
|
uint32_t io_int_word);
|
2014-03-11 20:19:43 +08:00
|
|
|
void kvm_s390_crw_mchk(void);
|
2013-01-24 10:28:07 +08:00
|
|
|
void kvm_s390_enable_css_support(S390CPU *cpu);
|
2013-06-28 15:28:06 +08:00
|
|
|
int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
|
|
|
|
int vq, bool assign);
|
2012-12-05 22:50:07 +08:00
|
|
|
int kvm_s390_cpu_restart(S390CPU *cpu);
|
2014-08-28 23:25:35 +08:00
|
|
|
int kvm_s390_get_memslot_count(KVMState *s);
|
2015-07-21 17:11:11 +08:00
|
|
|
void kvm_s390_cmma_reset(void);
|
2014-09-30 16:57:30 +08:00
|
|
|
int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
|
2014-09-30 16:57:31 +08:00
|
|
|
void kvm_s390_reset_vcpu(S390CPU *cpu);
|
2015-03-05 23:56:21 +08:00
|
|
|
int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
|
2015-03-03 00:44:24 +08:00
|
|
|
void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
|
|
|
|
int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
|
2016-03-09 20:11:17 +08:00
|
|
|
int kvm_s390_get_ri(void);
|
2015-09-30 19:48:45 +08:00
|
|
|
void kvm_s390_crypto_reset(void);
|
2013-01-24 10:28:07 +08:00
|
|
|
#else
|
2014-03-11 20:19:43 +08:00
|
|
|
static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
|
2013-01-24 10:28:06 +08:00
|
|
|
uint16_t subchannel_nr,
|
|
|
|
uint32_t io_int_parm,
|
|
|
|
uint32_t io_int_word)
|
|
|
|
{
|
|
|
|
}
|
2014-03-11 20:19:43 +08:00
|
|
|
static inline void kvm_s390_crw_mchk(void)
|
2013-01-24 10:28:06 +08:00
|
|
|
{
|
|
|
|
}
|
2013-01-24 10:28:07 +08:00
|
|
|
static inline void kvm_s390_enable_css_support(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
}
|
2013-06-28 15:28:06 +08:00
|
|
|
static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
|
|
|
|
uint32_t sch, int vq,
|
2013-02-15 17:18:43 +08:00
|
|
|
bool assign)
|
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
2012-12-05 22:50:07 +08:00
|
|
|
static inline int kvm_s390_cpu_restart(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
2015-07-21 17:11:11 +08:00
|
|
|
static inline void kvm_s390_cmma_reset(void)
|
2014-04-11 19:47:40 +08:00
|
|
|
{
|
|
|
|
}
|
2014-08-28 23:25:35 +08:00
|
|
|
static inline int kvm_s390_get_memslot_count(KVMState *s)
|
|
|
|
{
|
|
|
|
return MAX_AVAIL_SLOTS;
|
|
|
|
}
|
2014-09-30 16:57:30 +08:00
|
|
|
static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
|
|
|
|
{
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
2014-09-30 16:57:31 +08:00
|
|
|
static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
}
|
2015-03-05 23:56:21 +08:00
|
|
|
static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
|
|
|
|
uint64_t *hw_limit)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2015-03-03 00:44:24 +08:00
|
|
|
static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2016-03-09 20:11:17 +08:00
|
|
|
static inline int kvm_s390_get_ri(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2015-09-30 19:48:45 +08:00
|
|
|
static inline void kvm_s390_crypto_reset(void)
|
|
|
|
{
|
|
|
|
}
|
2013-01-24 10:28:07 +08:00
|
|
|
#endif
|
2013-01-24 10:28:06 +08:00
|
|
|
|
2015-03-05 23:56:21 +08:00
|
|
|
static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-07-21 17:11:11 +08:00
|
|
|
static inline void s390_cmma_reset(void)
|
2014-04-11 19:47:40 +08:00
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
2015-07-21 17:11:11 +08:00
|
|
|
kvm_s390_cmma_reset();
|
2014-04-11 19:47:40 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-12-05 22:50:07 +08:00
|
|
|
static inline int s390_cpu_restart(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
return kvm_s390_cpu_restart(cpu);
|
|
|
|
}
|
|
|
|
return -ENOSYS;
|
|
|
|
}
|
|
|
|
|
2014-08-28 23:25:35 +08:00
|
|
|
static inline int s390_get_memslot_count(KVMState *s)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
return kvm_s390_get_memslot_count(s);
|
|
|
|
} else {
|
|
|
|
return MAX_AVAIL_SLOTS;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-03-11 20:19:43 +08:00
|
|
|
void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
|
|
|
|
uint32_t io_int_parm, uint32_t io_int_word);
|
|
|
|
void s390_crw_mchk(void);
|
2013-01-24 10:28:06 +08:00
|
|
|
|
2013-06-28 15:28:06 +08:00
|
|
|
static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
|
|
|
|
uint32_t sch_id, int vq,
|
2013-02-15 17:18:43 +08:00
|
|
|
bool assign)
|
|
|
|
{
|
2015-06-15 23:57:02 +08:00
|
|
|
return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
|
2013-02-15 17:18:43 +08:00
|
|
|
}
|
|
|
|
|
2015-09-30 19:48:45 +08:00
|
|
|
static inline void s390_crypto_reset(void)
|
|
|
|
{
|
|
|
|
if (kvm_enabled()) {
|
|
|
|
kvm_s390_crypto_reset();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-05-17 08:48:03 +08:00
|
|
|
static inline bool s390_get_squash_mcss(void)
|
|
|
|
{
|
|
|
|
if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss",
|
|
|
|
NULL)) {
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2015-10-08 21:05:46 +08:00
|
|
|
/* machine check interruption code */
|
|
|
|
|
|
|
|
/* subclasses */
|
|
|
|
#define MCIC_SC_SD 0x8000000000000000ULL
|
|
|
|
#define MCIC_SC_PD 0x4000000000000000ULL
|
|
|
|
#define MCIC_SC_SR 0x2000000000000000ULL
|
|
|
|
#define MCIC_SC_CD 0x0800000000000000ULL
|
|
|
|
#define MCIC_SC_ED 0x0400000000000000ULL
|
|
|
|
#define MCIC_SC_DG 0x0100000000000000ULL
|
|
|
|
#define MCIC_SC_W 0x0080000000000000ULL
|
|
|
|
#define MCIC_SC_CP 0x0040000000000000ULL
|
|
|
|
#define MCIC_SC_SP 0x0020000000000000ULL
|
|
|
|
#define MCIC_SC_CK 0x0010000000000000ULL
|
|
|
|
|
|
|
|
/* subclass modifiers */
|
|
|
|
#define MCIC_SCM_B 0x0002000000000000ULL
|
|
|
|
#define MCIC_SCM_DA 0x0000000020000000ULL
|
|
|
|
#define MCIC_SCM_AP 0x0000000000080000ULL
|
|
|
|
|
|
|
|
/* storage errors */
|
|
|
|
#define MCIC_SE_SE 0x0000800000000000ULL
|
|
|
|
#define MCIC_SE_SC 0x0000400000000000ULL
|
|
|
|
#define MCIC_SE_KE 0x0000200000000000ULL
|
|
|
|
#define MCIC_SE_DS 0x0000100000000000ULL
|
|
|
|
#define MCIC_SE_IE 0x0000000080000000ULL
|
|
|
|
|
|
|
|
/* validity bits */
|
|
|
|
#define MCIC_VB_WP 0x0000080000000000ULL
|
|
|
|
#define MCIC_VB_MS 0x0000040000000000ULL
|
|
|
|
#define MCIC_VB_PM 0x0000020000000000ULL
|
|
|
|
#define MCIC_VB_IA 0x0000010000000000ULL
|
|
|
|
#define MCIC_VB_FA 0x0000008000000000ULL
|
|
|
|
#define MCIC_VB_VR 0x0000004000000000ULL
|
|
|
|
#define MCIC_VB_EC 0x0000002000000000ULL
|
|
|
|
#define MCIC_VB_FP 0x0000001000000000ULL
|
|
|
|
#define MCIC_VB_GR 0x0000000800000000ULL
|
|
|
|
#define MCIC_VB_CR 0x0000000400000000ULL
|
|
|
|
#define MCIC_VB_ST 0x0000000100000000ULL
|
|
|
|
#define MCIC_VB_AR 0x0000000040000000ULL
|
|
|
|
#define MCIC_VB_PR 0x0000000000200000ULL
|
|
|
|
#define MCIC_VB_FC 0x0000000000100000ULL
|
|
|
|
#define MCIC_VB_CT 0x0000000000020000ULL
|
|
|
|
#define MCIC_VB_CC 0x0000000000010000ULL
|
|
|
|
|
2009-12-05 19:44:21 +08:00
|
|
|
#endif
|