2009-08-20 21:22:22 +08:00
|
|
|
/*
|
|
|
|
* QEMU IDE Emulation: mmio support (for embedded).
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
* Copyright (c) 2006 Openedhand Ltd.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-08-20 21:22:26 +08:00
|
|
|
#include <hw/hw.h>
|
2009-08-20 21:22:22 +08:00
|
|
|
#include "block.h"
|
|
|
|
#include "dma.h"
|
2009-08-20 21:22:26 +08:00
|
|
|
|
|
|
|
#include <hw/ide/internal.h>
|
2009-08-20 21:22:22 +08:00
|
|
|
|
|
|
|
/***********************************************************/
|
|
|
|
/* MMIO based ide port
|
|
|
|
* This emulates IDE device connected directly to the CPU bus without
|
|
|
|
* dedicated ide controller, which is often seen on embedded boards.
|
|
|
|
*/
|
|
|
|
|
|
|
|
typedef struct {
|
2009-10-08 00:55:36 +08:00
|
|
|
IDEBus bus;
|
2009-08-20 21:22:22 +08:00
|
|
|
int shift;
|
|
|
|
} MMIOState;
|
|
|
|
|
2009-11-07 22:13:05 +08:00
|
|
|
static void mmio_ide_reset(void *opaque)
|
|
|
|
{
|
|
|
|
MMIOState *s = opaque;
|
|
|
|
|
|
|
|
ide_bus_reset(&s->bus);
|
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static uint32_t mmio_ide_read (void *opaque, target_phys_addr_t addr)
|
2009-08-20 21:22:22 +08:00
|
|
|
{
|
2009-10-07 22:56:21 +08:00
|
|
|
MMIOState *s = opaque;
|
2009-08-20 21:22:22 +08:00
|
|
|
addr >>= s->shift;
|
|
|
|
if (addr & 7)
|
2009-10-08 00:55:36 +08:00
|
|
|
return ide_ioport_read(&s->bus, addr);
|
2009-08-20 21:22:22 +08:00
|
|
|
else
|
2009-10-08 00:55:36 +08:00
|
|
|
return ide_data_readw(&s->bus, 0);
|
2009-08-20 21:22:22 +08:00
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static void mmio_ide_write (void *opaque, target_phys_addr_t addr,
|
2009-08-20 21:22:22 +08:00
|
|
|
uint32_t val)
|
|
|
|
{
|
2009-10-07 22:56:21 +08:00
|
|
|
MMIOState *s = opaque;
|
2009-08-20 21:22:22 +08:00
|
|
|
addr >>= s->shift;
|
|
|
|
if (addr & 7)
|
2009-10-08 00:55:36 +08:00
|
|
|
ide_ioport_write(&s->bus, addr, val);
|
2009-08-20 21:22:22 +08:00
|
|
|
else
|
2009-10-08 00:55:36 +08:00
|
|
|
ide_data_writew(&s->bus, 0, val);
|
2009-08-20 21:22:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static CPUReadMemoryFunc * const mmio_ide_reads[] = {
|
|
|
|
mmio_ide_read,
|
|
|
|
mmio_ide_read,
|
|
|
|
mmio_ide_read,
|
|
|
|
};
|
|
|
|
|
|
|
|
static CPUWriteMemoryFunc * const mmio_ide_writes[] = {
|
|
|
|
mmio_ide_write,
|
|
|
|
mmio_ide_write,
|
|
|
|
mmio_ide_write,
|
|
|
|
};
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static uint32_t mmio_ide_status_read (void *opaque, target_phys_addr_t addr)
|
2009-08-20 21:22:22 +08:00
|
|
|
{
|
2009-10-07 22:56:21 +08:00
|
|
|
MMIOState *s= opaque;
|
2009-10-08 00:55:36 +08:00
|
|
|
return ide_status_read(&s->bus, 0);
|
2009-08-20 21:22:22 +08:00
|
|
|
}
|
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
static void mmio_ide_cmd_write (void *opaque, target_phys_addr_t addr,
|
2009-08-20 21:22:22 +08:00
|
|
|
uint32_t val)
|
|
|
|
{
|
2009-10-07 22:56:21 +08:00
|
|
|
MMIOState *s = opaque;
|
2009-10-08 00:55:36 +08:00
|
|
|
ide_cmd_write(&s->bus, 0, val);
|
2009-08-20 21:22:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static CPUReadMemoryFunc * const mmio_ide_status[] = {
|
|
|
|
mmio_ide_status_read,
|
|
|
|
mmio_ide_status_read,
|
|
|
|
mmio_ide_status_read,
|
|
|
|
};
|
|
|
|
|
|
|
|
static CPUWriteMemoryFunc * const mmio_ide_cmd[] = {
|
|
|
|
mmio_ide_cmd_write,
|
|
|
|
mmio_ide_cmd_write,
|
|
|
|
mmio_ide_cmd_write,
|
|
|
|
};
|
|
|
|
|
2009-10-08 00:58:25 +08:00
|
|
|
static const VMStateDescription vmstate_ide_mmio = {
|
|
|
|
.name = "mmio-ide",
|
|
|
|
.version_id = 3,
|
|
|
|
.minimum_version_id = 0,
|
|
|
|
.minimum_version_id_old = 0,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_IDE_BUS(bus, MMIOState),
|
|
|
|
VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2009-08-20 21:22:25 +08:00
|
|
|
|
2009-10-02 05:12:16 +08:00
|
|
|
void mmio_ide_init (target_phys_addr_t membase, target_phys_addr_t membase2,
|
2009-08-20 21:22:22 +08:00
|
|
|
qemu_irq irq, int shift,
|
2009-08-28 21:47:03 +08:00
|
|
|
DriveInfo *hd0, DriveInfo *hd1)
|
2009-08-20 21:22:22 +08:00
|
|
|
{
|
2011-08-21 11:09:37 +08:00
|
|
|
MMIOState *s = g_malloc0(sizeof(MMIOState));
|
2009-08-20 21:22:22 +08:00
|
|
|
int mem1, mem2;
|
|
|
|
|
2010-06-02 02:32:29 +08:00
|
|
|
ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
|
2009-08-20 21:22:22 +08:00
|
|
|
|
|
|
|
s->shift = shift;
|
|
|
|
|
2010-12-08 19:05:37 +08:00
|
|
|
mem1 = cpu_register_io_memory(mmio_ide_reads, mmio_ide_writes, s,
|
|
|
|
DEVICE_NATIVE_ENDIAN);
|
|
|
|
mem2 = cpu_register_io_memory(mmio_ide_status, mmio_ide_cmd, s,
|
|
|
|
DEVICE_NATIVE_ENDIAN);
|
2009-08-20 21:22:22 +08:00
|
|
|
cpu_register_physical_memory(membase, 16 << shift, mem1);
|
|
|
|
cpu_register_physical_memory(membase2, 2 << shift, mem2);
|
2010-06-26 01:09:07 +08:00
|
|
|
vmstate_register(NULL, 0, &vmstate_ide_mmio, s);
|
2009-11-07 22:13:05 +08:00
|
|
|
qemu_register_reset(mmio_ide_reset, s);
|
2009-08-20 21:22:22 +08:00
|
|
|
}
|
|
|
|
|