Timer start/stop implementation, by Aurelien Jarno.

git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@3237 c046a42c-6fe2-441c-8c8c-71466251a162
This commit is contained in:
ths 2007-09-25 16:53:15 +00:00
parent b51eaa8218
commit 42532189df
4 changed files with 46 additions and 8 deletions

View File

@ -17,9 +17,12 @@ uint32_t cpu_mips_get_random (CPUState *env)
/* MIPS R4K timer */ /* MIPS R4K timer */
uint32_t cpu_mips_get_count (CPUState *env) uint32_t cpu_mips_get_count (CPUState *env)
{ {
return env->CP0_Count + if (env->CP0_Cause & (1 << CP0Ca_DC))
(uint32_t)muldiv64(qemu_get_clock(vm_clock), return env->CP0_Count;
100 * 1000 * 1000, ticks_per_sec); else
return env->CP0_Count +
(uint32_t)muldiv64(qemu_get_clock(vm_clock),
100 * 1000 * 1000, ticks_per_sec);
} }
void cpu_mips_store_count (CPUState *env, uint32_t count) void cpu_mips_store_count (CPUState *env, uint32_t count)
@ -63,7 +66,19 @@ void cpu_mips_store_compare (CPUState *env, uint32_t value)
cpu_mips_update_count(env, cpu_mips_get_count(env)); cpu_mips_update_count(env, cpu_mips_get_count(env));
if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR)) if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
env->CP0_Cause &= ~(1 << CP0Ca_TI); env->CP0_Cause &= ~(1 << CP0Ca_TI);
qemu_irq_lower(env->irq[7]); qemu_irq_lower(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
}
void cpu_mips_start_count(CPUState *env)
{
cpu_mips_store_count(env, env->CP0_Count);
}
void cpu_mips_stop_count(CPUState *env)
{
/* Store the current value */
env->CP0_Count += (uint32_t)muldiv64(qemu_get_clock(vm_clock),
100 * 1000 * 1000, ticks_per_sec);
} }
static void mips_timer_cb (void *opaque) static void mips_timer_cb (void *opaque)
@ -76,10 +91,14 @@ static void mips_timer_cb (void *opaque)
fprintf(logfile, "%s\n", __func__); fprintf(logfile, "%s\n", __func__);
} }
#endif #endif
if (env->CP0_Cause & (1 << CP0Ca_DC))
return;
cpu_mips_update_count(env, cpu_mips_get_count(env)); cpu_mips_update_count(env, cpu_mips_get_count(env));
if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR)) if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
env->CP0_Cause |= 1 << CP0Ca_TI; env->CP0_Cause |= 1 << CP0Ca_TI;
qemu_irq_raise(env->irq[7]); qemu_irq_raise(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
} }
void cpu_mips_clock_init (CPUState *env) void cpu_mips_clock_init (CPUState *env)

View File

@ -153,6 +153,8 @@ uint32_t cpu_mips_get_random (CPUState *env);
uint32_t cpu_mips_get_count (CPUState *env); uint32_t cpu_mips_get_count (CPUState *env);
void cpu_mips_store_count (CPUState *env, uint32_t value); void cpu_mips_store_count (CPUState *env, uint32_t value);
void cpu_mips_store_compare (CPUState *env, uint32_t value); void cpu_mips_store_compare (CPUState *env, uint32_t value);
void cpu_mips_start_count(CPUState *env);
void cpu_mips_stop_count(CPUState *env);
void cpu_mips_update_irq (CPUState *env); void cpu_mips_update_irq (CPUState *env);
void cpu_mips_clock_init (CPUState *env); void cpu_mips_clock_init (CPUState *env);
void cpu_mips_tlb_flush (CPUState *env, int flush_global); void cpu_mips_tlb_flush (CPUState *env, int flush_global);

View File

@ -1886,9 +1886,8 @@ void op_mttc0_status(void)
void op_mtc0_intctl (void) void op_mtc0_intctl (void)
{ {
/* vectored interrupts not implemented, timer on int 7, /* vectored interrupts not implemented, no performance counters. */
no performance counters. */ env->CP0_IntCtl = (env->CP0_IntCtl & ~0x000002e0) | (T0 & 0x000002e0);
env->CP0_IntCtl |= T0 & 0x000002e0;
RETURN(); RETURN();
} }
@ -1908,12 +1907,20 @@ void op_mtc0_srsmap (void)
void op_mtc0_cause (void) void op_mtc0_cause (void)
{ {
uint32_t mask = 0x00C00300; uint32_t mask = 0x00C00300;
uint32_t old = env->CP0_Cause;
if (env->insn_flags & ISA_MIPS32R2) if (env->insn_flags & ISA_MIPS32R2)
mask |= 1 << CP0Ca_DC; mask |= 1 << CP0Ca_DC;
env->CP0_Cause = (env->CP0_Cause & ~mask) | (T0 & mask); env->CP0_Cause = (env->CP0_Cause & ~mask) | (T0 & mask);
if ((old ^ env->CP0_Cause) & (1 << CP0Ca_DC)) {
if (env->CP0_Cause & (1 << CP0Ca_DC))
CALL_FROM_TB1(cpu_mips_stop_count, env);
else
CALL_FROM_TB1(cpu_mips_start_count, env);
}
/* Handle the software interrupt as an hardware one, as they /* Handle the software interrupt as an hardware one, as they
are very similar */ are very similar */
if (T0 & CP0Ca_IP_mask) { if (T0 & CP0Ca_IP_mask) {

View File

@ -265,6 +265,16 @@ void cpu_mips_store_compare(CPUState *env, uint32_t value)
cpu_abort(env, "mtc0 compare\n"); cpu_abort(env, "mtc0 compare\n");
} }
void cpu_mips_start_count(CPUState *env)
{
cpu_abort(env, "start count\n");
}
void cpu_mips_stop_count(CPUState *env)
{
cpu_abort(env, "stop count\n");
}
void cpu_mips_update_irq(CPUState *env) void cpu_mips_update_irq(CPUState *env)
{ {
cpu_abort(env, "mtc0 status / mtc0 cause\n"); cpu_abort(env, "mtc0 status / mtc0 cause\n");