mirror of https://gitee.com/openkylin/qemu.git
x86/cpu: Populate SVM CPUID feature bits
Newer AMD CPUs will add CPUID_0x8000000A_EDX[28] bit, which indicates that SVM instructions (VMRUN/VMSAVE/VMLOAD) will trigger #VMEXIT before CPU checking their EAX against reserved memory regions. This change will allow the hypervisor to avoid intercepting #GP and emulating SVM instructions. KVM turns on this CPUID bit for nested VMs. In order to support it, let us populate this bit, along with other SVM feature bits, in FEAT_SVM. Signed-off-by: Wei Huang <wei.huang2@amd.com> Message-Id: <20210126202456.589932-1-wei.huang2@amd.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
This commit is contained in:
parent
c518d6c2bf
commit
5447089c2b
|
@ -926,11 +926,11 @@ static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
|
|||
"npt", "lbrv", "svm-lock", "nrip-save",
|
||||
"tsc-scale", "vmcb-clean", "flushbyasid", "decodeassists",
|
||||
NULL, NULL, "pause-filter", NULL,
|
||||
"pfthreshold", NULL, NULL, NULL,
|
||||
NULL, NULL, NULL, NULL,
|
||||
NULL, NULL, NULL, NULL,
|
||||
"pfthreshold", "avic", NULL, "v-vmsave-vmload",
|
||||
"vgif", NULL, NULL, NULL,
|
||||
NULL, NULL, NULL, NULL,
|
||||
NULL, NULL, NULL, NULL,
|
||||
"svme-addr-chk", NULL, NULL, NULL,
|
||||
},
|
||||
.cpuid = { .eax = 0x8000000A, .reg = R_EDX, },
|
||||
.tcg_features = TCG_SVM_FEATURES,
|
||||
|
|
|
@ -670,16 +670,20 @@ typedef uint64_t FeatureWordArray[FEATURE_WORDS];
|
|||
#define CPUID_EXT3_PERFCORE (1U << 23)
|
||||
#define CPUID_EXT3_PERFNB (1U << 24)
|
||||
|
||||
#define CPUID_SVM_NPT (1U << 0)
|
||||
#define CPUID_SVM_LBRV (1U << 1)
|
||||
#define CPUID_SVM_SVMLOCK (1U << 2)
|
||||
#define CPUID_SVM_NRIPSAVE (1U << 3)
|
||||
#define CPUID_SVM_TSCSCALE (1U << 4)
|
||||
#define CPUID_SVM_VMCBCLEAN (1U << 5)
|
||||
#define CPUID_SVM_FLUSHASID (1U << 6)
|
||||
#define CPUID_SVM_DECODEASSIST (1U << 7)
|
||||
#define CPUID_SVM_PAUSEFILTER (1U << 10)
|
||||
#define CPUID_SVM_PFTHRESHOLD (1U << 12)
|
||||
#define CPUID_SVM_NPT (1U << 0)
|
||||
#define CPUID_SVM_LBRV (1U << 1)
|
||||
#define CPUID_SVM_SVMLOCK (1U << 2)
|
||||
#define CPUID_SVM_NRIPSAVE (1U << 3)
|
||||
#define CPUID_SVM_TSCSCALE (1U << 4)
|
||||
#define CPUID_SVM_VMCBCLEAN (1U << 5)
|
||||
#define CPUID_SVM_FLUSHASID (1U << 6)
|
||||
#define CPUID_SVM_DECODEASSIST (1U << 7)
|
||||
#define CPUID_SVM_PAUSEFILTER (1U << 10)
|
||||
#define CPUID_SVM_PFTHRESHOLD (1U << 12)
|
||||
#define CPUID_SVM_AVIC (1U << 13)
|
||||
#define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
|
||||
#define CPUID_SVM_VGIF (1U << 16)
|
||||
#define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
|
||||
|
||||
/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
|
||||
#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
|
||||
|
|
Loading…
Reference in New Issue