mirror of https://gitee.com/openkylin/qemu.git
target/riscv: vector single-width averaging add and subtract
Signed-off-by: LIU Zhiwei <zhiwei_liu@c-sky.com> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20200701152549.1218-26-zhiwei_liu@c-sky.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
This commit is contained in:
parent
eb2650e35e
commit
b7aee48192
|
@ -725,3 +725,20 @@ DEF_HELPER_6(vssub_vx_b, void, ptr, ptr, tl, ptr, env, i32)
|
|||
DEF_HELPER_6(vssub_vx_h, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vssub_vx_w, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vssub_vx_d, void, ptr, ptr, tl, ptr, env, i32)
|
||||
|
||||
DEF_HELPER_6(vaadd_vv_b, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vv_h, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vv_w, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vv_d, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vv_b, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vv_h, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vv_w, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vv_d, void, ptr, ptr, ptr, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vx_b, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vx_h, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vx_w, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vaadd_vx_d, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vx_b, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vx_h, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vx_w, void, ptr, ptr, tl, ptr, env, i32)
|
||||
DEF_HELPER_6(vasub_vx_d, void, ptr, ptr, tl, ptr, env, i32)
|
||||
|
|
|
@ -419,6 +419,11 @@ vssubu_vv 100010 . ..... ..... 000 ..... 1010111 @r_vm
|
|||
vssubu_vx 100010 . ..... ..... 100 ..... 1010111 @r_vm
|
||||
vssub_vv 100011 . ..... ..... 000 ..... 1010111 @r_vm
|
||||
vssub_vx 100011 . ..... ..... 100 ..... 1010111 @r_vm
|
||||
vaadd_vv 100100 . ..... ..... 000 ..... 1010111 @r_vm
|
||||
vaadd_vx 100100 . ..... ..... 100 ..... 1010111 @r_vm
|
||||
vaadd_vi 100100 . ..... ..... 011 ..... 1010111 @r_vm
|
||||
vasub_vv 100110 . ..... ..... 000 ..... 1010111 @r_vm
|
||||
vasub_vx 100110 . ..... ..... 100 ..... 1010111 @r_vm
|
||||
|
||||
vsetvli 0 ........... ..... 111 ..... 1010111 @r2_zimm
|
||||
vsetvl 1000000 ..... ..... 111 ..... 1010111 @r
|
||||
|
|
|
@ -1747,3 +1747,10 @@ GEN_OPIVX_TRANS(vssubu_vx, opivx_check)
|
|||
GEN_OPIVX_TRANS(vssub_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vsaddu_vi, 1, vsaddu_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vsadd_vi, 0, vsadd_vx, opivx_check)
|
||||
|
||||
/* Vector Single-Width Averaging Add and Subtract */
|
||||
GEN_OPIVV_TRANS(vaadd_vv, opivv_check)
|
||||
GEN_OPIVV_TRANS(vasub_vv, opivv_check)
|
||||
GEN_OPIVX_TRANS(vaadd_vx, opivx_check)
|
||||
GEN_OPIVX_TRANS(vasub_vx, opivx_check)
|
||||
GEN_OPIVI_TRANS(vaadd_vi, 0, vaadd_vx, opivx_check)
|
||||
|
|
|
@ -2497,3 +2497,103 @@ GEN_VEXT_VX_RM(vssub_vx_b, 1, 1, clearb)
|
|||
GEN_VEXT_VX_RM(vssub_vx_h, 2, 2, clearh)
|
||||
GEN_VEXT_VX_RM(vssub_vx_w, 4, 4, clearl)
|
||||
GEN_VEXT_VX_RM(vssub_vx_d, 8, 8, clearq)
|
||||
|
||||
/* Vector Single-Width Averaging Add and Subtract */
|
||||
static inline uint8_t get_round(int vxrm, uint64_t v, uint8_t shift)
|
||||
{
|
||||
uint8_t d = extract64(v, shift, 1);
|
||||
uint8_t d1;
|
||||
uint64_t D1, D2;
|
||||
|
||||
if (shift == 0 || shift > 64) {
|
||||
return 0;
|
||||
}
|
||||
|
||||
d1 = extract64(v, shift - 1, 1);
|
||||
D1 = extract64(v, 0, shift);
|
||||
if (vxrm == 0) { /* round-to-nearest-up (add +0.5 LSB) */
|
||||
return d1;
|
||||
} else if (vxrm == 1) { /* round-to-nearest-even */
|
||||
if (shift > 1) {
|
||||
D2 = extract64(v, 0, shift - 1);
|
||||
return d1 & ((D2 != 0) | d);
|
||||
} else {
|
||||
return d1 & d;
|
||||
}
|
||||
} else if (vxrm == 3) { /* round-to-odd (OR bits into LSB, aka "jam") */
|
||||
return !d & (D1 != 0);
|
||||
}
|
||||
return 0; /* round-down (truncate) */
|
||||
}
|
||||
|
||||
static inline int32_t aadd32(CPURISCVState *env, int vxrm, int32_t a, int32_t b)
|
||||
{
|
||||
int64_t res = (int64_t)a + b;
|
||||
uint8_t round = get_round(vxrm, res, 1);
|
||||
|
||||
return (res >> 1) + round;
|
||||
}
|
||||
|
||||
static inline int64_t aadd64(CPURISCVState *env, int vxrm, int64_t a, int64_t b)
|
||||
{
|
||||
int64_t res = a + b;
|
||||
uint8_t round = get_round(vxrm, res, 1);
|
||||
int64_t over = (res ^ a) & (res ^ b) & INT64_MIN;
|
||||
|
||||
/* With signed overflow, bit 64 is inverse of bit 63. */
|
||||
return ((res >> 1) ^ over) + round;
|
||||
}
|
||||
|
||||
RVVCALL(OPIVV2_RM, vaadd_vv_b, OP_SSS_B, H1, H1, H1, aadd32)
|
||||
RVVCALL(OPIVV2_RM, vaadd_vv_h, OP_SSS_H, H2, H2, H2, aadd32)
|
||||
RVVCALL(OPIVV2_RM, vaadd_vv_w, OP_SSS_W, H4, H4, H4, aadd32)
|
||||
RVVCALL(OPIVV2_RM, vaadd_vv_d, OP_SSS_D, H8, H8, H8, aadd64)
|
||||
GEN_VEXT_VV_RM(vaadd_vv_b, 1, 1, clearb)
|
||||
GEN_VEXT_VV_RM(vaadd_vv_h, 2, 2, clearh)
|
||||
GEN_VEXT_VV_RM(vaadd_vv_w, 4, 4, clearl)
|
||||
GEN_VEXT_VV_RM(vaadd_vv_d, 8, 8, clearq)
|
||||
|
||||
RVVCALL(OPIVX2_RM, vaadd_vx_b, OP_SSS_B, H1, H1, aadd32)
|
||||
RVVCALL(OPIVX2_RM, vaadd_vx_h, OP_SSS_H, H2, H2, aadd32)
|
||||
RVVCALL(OPIVX2_RM, vaadd_vx_w, OP_SSS_W, H4, H4, aadd32)
|
||||
RVVCALL(OPIVX2_RM, vaadd_vx_d, OP_SSS_D, H8, H8, aadd64)
|
||||
GEN_VEXT_VX_RM(vaadd_vx_b, 1, 1, clearb)
|
||||
GEN_VEXT_VX_RM(vaadd_vx_h, 2, 2, clearh)
|
||||
GEN_VEXT_VX_RM(vaadd_vx_w, 4, 4, clearl)
|
||||
GEN_VEXT_VX_RM(vaadd_vx_d, 8, 8, clearq)
|
||||
|
||||
static inline int32_t asub32(CPURISCVState *env, int vxrm, int32_t a, int32_t b)
|
||||
{
|
||||
int64_t res = (int64_t)a - b;
|
||||
uint8_t round = get_round(vxrm, res, 1);
|
||||
|
||||
return (res >> 1) + round;
|
||||
}
|
||||
|
||||
static inline int64_t asub64(CPURISCVState *env, int vxrm, int64_t a, int64_t b)
|
||||
{
|
||||
int64_t res = (int64_t)a - b;
|
||||
uint8_t round = get_round(vxrm, res, 1);
|
||||
int64_t over = (res ^ a) & (a ^ b) & INT64_MIN;
|
||||
|
||||
/* With signed overflow, bit 64 is inverse of bit 63. */
|
||||
return ((res >> 1) ^ over) + round;
|
||||
}
|
||||
|
||||
RVVCALL(OPIVV2_RM, vasub_vv_b, OP_SSS_B, H1, H1, H1, asub32)
|
||||
RVVCALL(OPIVV2_RM, vasub_vv_h, OP_SSS_H, H2, H2, H2, asub32)
|
||||
RVVCALL(OPIVV2_RM, vasub_vv_w, OP_SSS_W, H4, H4, H4, asub32)
|
||||
RVVCALL(OPIVV2_RM, vasub_vv_d, OP_SSS_D, H8, H8, H8, asub64)
|
||||
GEN_VEXT_VV_RM(vasub_vv_b, 1, 1, clearb)
|
||||
GEN_VEXT_VV_RM(vasub_vv_h, 2, 2, clearh)
|
||||
GEN_VEXT_VV_RM(vasub_vv_w, 4, 4, clearl)
|
||||
GEN_VEXT_VV_RM(vasub_vv_d, 8, 8, clearq)
|
||||
|
||||
RVVCALL(OPIVX2_RM, vasub_vx_b, OP_SSS_B, H1, H1, asub32)
|
||||
RVVCALL(OPIVX2_RM, vasub_vx_h, OP_SSS_H, H2, H2, asub32)
|
||||
RVVCALL(OPIVX2_RM, vasub_vx_w, OP_SSS_W, H4, H4, asub32)
|
||||
RVVCALL(OPIVX2_RM, vasub_vx_d, OP_SSS_D, H8, H8, asub64)
|
||||
GEN_VEXT_VX_RM(vasub_vx_b, 1, 1, clearb)
|
||||
GEN_VEXT_VX_RM(vasub_vx_h, 2, 2, clearh)
|
||||
GEN_VEXT_VX_RM(vasub_vx_w, 4, 4, clearl)
|
||||
GEN_VEXT_VX_RM(vasub_vx_d, 8, 8, clearq)
|
||||
|
|
Loading…
Reference in New Issue