mirror of https://gitee.com/openkylin/qemu.git
ppc: implement xsrqpi[x] instruction
xsrqpi[x]: VSX Scalar Round to Quad-Precision Integer [with Inexact]. Signed-off-by: Jose Ricardo Ziviani <joserz@linux.vnet.ibm.com> Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
This commit is contained in:
parent
115debf26c
commit
be07ad5842
|
@ -3277,3 +3277,62 @@ void helper_xststdcsp(CPUPPCState *env, uint32_t opcode)
|
|||
env->fpscr |= cc << FPSCR_FPRF;
|
||||
env->crf[BF(opcode)] = cc;
|
||||
}
|
||||
|
||||
void helper_xsrqpi(CPUPPCState *env, uint32_t opcode)
|
||||
{
|
||||
ppc_vsr_t xb;
|
||||
ppc_vsr_t xt;
|
||||
uint8_t r = Rrm(opcode);
|
||||
uint8_t ex = Rc(opcode);
|
||||
uint8_t rmc = RMC(opcode);
|
||||
uint8_t rmode = 0;
|
||||
float_status tstat;
|
||||
|
||||
getVSR(rB(opcode) + 32, &xb, env);
|
||||
memset(&xt, 0, sizeof(xt));
|
||||
helper_reset_fpstatus(env);
|
||||
|
||||
if (r == 0 && rmc == 0) {
|
||||
rmode = float_round_ties_away;
|
||||
} else if (r == 0 && rmc == 0x3) {
|
||||
rmode = fpscr_rn;
|
||||
} else if (r == 1) {
|
||||
switch (rmc) {
|
||||
case 0:
|
||||
rmode = float_round_nearest_even;
|
||||
break;
|
||||
case 1:
|
||||
rmode = float_round_to_zero;
|
||||
break;
|
||||
case 2:
|
||||
rmode = float_round_up;
|
||||
break;
|
||||
case 3:
|
||||
rmode = float_round_down;
|
||||
break;
|
||||
default:
|
||||
abort();
|
||||
}
|
||||
}
|
||||
|
||||
tstat = env->fp_status;
|
||||
set_float_exception_flags(0, &tstat);
|
||||
set_float_rounding_mode(rmode, &tstat);
|
||||
xt.f128 = float128_round_to_int(xb.f128, &tstat);
|
||||
env->fp_status.float_exception_flags |= tstat.float_exception_flags;
|
||||
|
||||
if (unlikely(tstat.float_exception_flags & float_flag_invalid)) {
|
||||
if (float128_is_signaling_nan(xb.f128, &tstat)) {
|
||||
float_invalid_op_excp(env, POWERPC_EXCP_FP_VXSNAN, 0);
|
||||
xt.f128 = float128_snan_to_qnan(xt.f128);
|
||||
}
|
||||
}
|
||||
|
||||
if (ex == 0 && (tstat.float_exception_flags & float_flag_inexact)) {
|
||||
env->fp_status.float_exception_flags &= ~float_flag_inexact;
|
||||
}
|
||||
|
||||
helper_compute_fprf_float128(env, xt.f128);
|
||||
float_check_status(env);
|
||||
putVSR(rD(opcode) + 32, &xt, env);
|
||||
}
|
||||
|
|
|
@ -459,6 +459,7 @@ DEF_HELPER_2(xsrdpic, void, env, i32)
|
|||
DEF_HELPER_2(xsrdpim, void, env, i32)
|
||||
DEF_HELPER_2(xsrdpip, void, env, i32)
|
||||
DEF_HELPER_2(xsrdpiz, void, env, i32)
|
||||
DEF_HELPER_2(xsrqpi, void, env, i32)
|
||||
|
||||
DEF_HELPER_2(xsaddsp, void, env, i32)
|
||||
DEF_HELPER_2(xssubsp, void, env, i32)
|
||||
|
|
|
@ -186,6 +186,7 @@ EXTRACT_HELPER(DCM, 10, 6)
|
|||
|
||||
/* DFP Z23-form */
|
||||
EXTRACT_HELPER(RMC, 9, 2)
|
||||
EXTRACT_HELPER(Rrm, 16, 1)
|
||||
|
||||
EXTRACT_HELPER_SPLIT(DQxT, 3, 1, 21, 5);
|
||||
EXTRACT_HELPER_SPLIT(xT, 0, 1, 21, 5);
|
||||
|
|
|
@ -833,6 +833,8 @@ GEN_VSX_HELPER_2(xsrdpip, 0x12, 0x06, 0, PPC2_VSX)
|
|||
GEN_VSX_HELPER_2(xsrdpiz, 0x12, 0x05, 0, PPC2_VSX)
|
||||
GEN_VSX_HELPER_XT_XB_ENV(xsrsp, 0x12, 0x11, 0, PPC2_VSX207)
|
||||
|
||||
GEN_VSX_HELPER_2(xsrqpi, 0x05, 0x00, 0, PPC2_ISA300)
|
||||
|
||||
GEN_VSX_HELPER_2(xsaddsp, 0x00, 0x00, 0, PPC2_VSX207)
|
||||
GEN_VSX_HELPER_2(xssubsp, 0x00, 0x01, 0, PPC2_VSX207)
|
||||
GEN_VSX_HELPER_2(xsmulsp, 0x00, 0x02, 0, PPC2_VSX207)
|
||||
|
|
|
@ -103,6 +103,18 @@ GEN_HANDLER_E(name, 0x3F, opc2, opc3, inval, PPC_NONE, PPC2_ISA300)
|
|||
#define GEN_VSX_XFORM_300_EO(name, opc2, opc3, opc4, inval) \
|
||||
GEN_HANDLER_E_2(name, 0x3F, opc2, opc3, opc4, inval, PPC_NONE, PPC2_ISA300)
|
||||
|
||||
#define GEN_VSX_Z23FORM_300(name, opc2, opc3, opc4, inval) \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x00, opc4 | 0x0, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x08, opc4 | 0x0, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x10, opc4 | 0x0, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x18, opc4 | 0x0, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x00, opc4 | 0x1, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x08, opc4 | 0x1, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x10, opc4 | 0x1, inval), \
|
||||
GEN_VSX_XFORM_300_EO(name, opc2, opc3 | 0x18, opc4 | 0x1, inval)
|
||||
|
||||
GEN_VSX_Z23FORM_300(xsrqpi, 0x05, 0x0, 0x0, 0x0),
|
||||
|
||||
GEN_XX2FORM(xsabsdp, 0x12, 0x15, PPC2_VSX),
|
||||
GEN_XX2FORM(xsnabsdp, 0x12, 0x16, PPC2_VSX),
|
||||
GEN_XX2FORM(xsnegdp, 0x12, 0x17, PPC2_VSX),
|
||||
|
|
Loading…
Reference in New Issue