2018-01-27 01:45:16 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2018-03-10 06:36:33 +08:00
|
|
|
* PCI support in ACPI
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
2005-03-19 07:53:36 +08:00
|
|
|
* Copyright (C) 2005 David Shaohua Li <shaohua.li@intel.com>
|
|
|
|
* Copyright (C) 2004 Tom Long Nguyen <tom.l.nguyen@intel.com>
|
|
|
|
* Copyright (C) 2004 Intel Corp.
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
2015-12-11 00:55:27 +08:00
|
|
|
#include <linux/irqdomain.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/pci.h>
|
2015-12-11 00:55:27 +08:00
|
|
|
#include <linux/msi.h>
|
2014-09-13 05:23:14 +08:00
|
|
|
#include <linux/pci_hotplug.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/module.h>
|
2008-07-23 10:32:24 +08:00
|
|
|
#include <linux/pci-aspm.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/pci-acpi.h>
|
2010-02-18 06:44:09 +08:00
|
|
|
#include <linux/pm_runtime.h>
|
2012-10-24 08:08:38 +08:00
|
|
|
#include <linux/pm_qos.h>
|
2005-03-19 13:15:48 +08:00
|
|
|
#include "pci.h"
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2015-03-25 14:31:41 +08:00
|
|
|
/*
|
2017-06-06 00:40:46 +08:00
|
|
|
* The GUID is defined in the PCI Firmware Specification available here:
|
2015-03-25 14:31:41 +08:00
|
|
|
* https://www.pcisig.com/members/downloads/pcifw_r3_1_13Dec10.pdf
|
|
|
|
*/
|
2017-06-06 00:40:46 +08:00
|
|
|
const guid_t pci_acpi_dsm_guid =
|
|
|
|
GUID_INIT(0xe5c937d0, 0x3553, 0x4d7a,
|
|
|
|
0x91, 0x17, 0xea, 0x4d, 0x19, 0xc3, 0x43, 0x4d);
|
2015-03-25 14:31:41 +08:00
|
|
|
|
2016-12-01 14:33:42 +08:00
|
|
|
#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
|
|
|
|
static int acpi_get_rc_addr(struct acpi_device *adev, struct resource *res)
|
|
|
|
{
|
|
|
|
struct device *dev = &adev->dev;
|
|
|
|
struct resource_entry *entry;
|
|
|
|
struct list_head list;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
INIT_LIST_HEAD(&list);
|
|
|
|
flags = IORESOURCE_MEM;
|
|
|
|
ret = acpi_dev_get_resources(adev, &list,
|
|
|
|
acpi_dev_filter_resource_type_cb,
|
|
|
|
(void *) flags);
|
|
|
|
if (ret < 0) {
|
|
|
|
dev_err(dev, "failed to parse _CRS method, error code %d\n",
|
|
|
|
ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret == 0) {
|
|
|
|
dev_err(dev, "no IO and memory resources present in _CRS\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
entry = list_first_entry(&list, struct resource_entry, node);
|
|
|
|
*res = *entry->res;
|
|
|
|
acpi_dev_free_resource_list(&list);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static acpi_status acpi_match_rc(acpi_handle handle, u32 lvl, void *context,
|
|
|
|
void **retval)
|
|
|
|
{
|
|
|
|
u16 *segment = context;
|
|
|
|
unsigned long long uid;
|
|
|
|
acpi_status status;
|
|
|
|
|
|
|
|
status = acpi_evaluate_integer(handle, "_UID", NULL, &uid);
|
|
|
|
if (ACPI_FAILURE(status) || uid != *segment)
|
|
|
|
return AE_CTRL_DEPTH;
|
|
|
|
|
|
|
|
*(acpi_handle *)retval = handle;
|
|
|
|
return AE_CTRL_TERMINATE;
|
|
|
|
}
|
|
|
|
|
|
|
|
int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
|
|
|
|
struct resource *res)
|
|
|
|
{
|
|
|
|
struct acpi_device *adev;
|
|
|
|
acpi_status status;
|
|
|
|
acpi_handle handle;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
status = acpi_get_devices(hid, acpi_match_rc, &segment, &handle);
|
|
|
|
if (ACPI_FAILURE(status)) {
|
|
|
|
dev_err(dev, "can't find _HID %s device to locate resources\n",
|
|
|
|
hid);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = acpi_bus_get_device(handle, &adev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = acpi_get_rc_addr(adev, res);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "can't get resource from %s\n",
|
|
|
|
dev_name(&adev->dev));
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-06-22 14:55:16 +08:00
|
|
|
phys_addr_t acpi_pci_root_get_mcfg_addr(acpi_handle handle)
|
|
|
|
{
|
|
|
|
acpi_status status = AE_NOT_EXIST;
|
|
|
|
unsigned long long mcfg_addr;
|
|
|
|
|
|
|
|
if (handle)
|
|
|
|
status = acpi_evaluate_integer(handle, METHOD_NAME__CBA,
|
|
|
|
NULL, &mcfg_addr);
|
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return (phys_addr_t)mcfg_addr;
|
|
|
|
}
|
|
|
|
|
2014-09-13 05:29:55 +08:00
|
|
|
static acpi_status decode_type0_hpx_record(union acpi_object *record,
|
2019-04-20 03:27:36 +08:00
|
|
|
struct hpp_type0 *hpx0)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
union acpi_object *fields = record->package.elements;
|
|
|
|
u32 revision = fields[1].integer.value;
|
|
|
|
|
|
|
|
switch (revision) {
|
|
|
|
case 1:
|
|
|
|
if (record->package.count != 6)
|
|
|
|
return AE_ERROR;
|
|
|
|
for (i = 2; i < 6; i++)
|
|
|
|
if (fields[i].type != ACPI_TYPE_INTEGER)
|
|
|
|
return AE_ERROR;
|
2019-04-20 03:27:36 +08:00
|
|
|
hpx0->revision = revision;
|
|
|
|
hpx0->cache_line_size = fields[2].integer.value;
|
|
|
|
hpx0->latency_timer = fields[3].integer.value;
|
|
|
|
hpx0->enable_serr = fields[4].integer.value;
|
|
|
|
hpx0->enable_perr = fields[5].integer.value;
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
|
|
|
default:
|
2019-04-20 12:03:46 +08:00
|
|
|
pr_warn("%s: Type 0 Revision %d record not supported\n",
|
2014-09-13 05:23:14 +08:00
|
|
|
__func__, revision);
|
|
|
|
return AE_ERROR;
|
|
|
|
}
|
|
|
|
return AE_OK;
|
|
|
|
}
|
|
|
|
|
2014-09-13 05:29:55 +08:00
|
|
|
static acpi_status decode_type1_hpx_record(union acpi_object *record,
|
2019-04-20 03:27:36 +08:00
|
|
|
struct hpp_type1 *hpx1)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
union acpi_object *fields = record->package.elements;
|
|
|
|
u32 revision = fields[1].integer.value;
|
|
|
|
|
|
|
|
switch (revision) {
|
|
|
|
case 1:
|
|
|
|
if (record->package.count != 5)
|
|
|
|
return AE_ERROR;
|
|
|
|
for (i = 2; i < 5; i++)
|
|
|
|
if (fields[i].type != ACPI_TYPE_INTEGER)
|
|
|
|
return AE_ERROR;
|
2019-04-20 03:27:36 +08:00
|
|
|
hpx1->revision = revision;
|
|
|
|
hpx1->max_mem_read = fields[2].integer.value;
|
|
|
|
hpx1->avg_max_split = fields[3].integer.value;
|
|
|
|
hpx1->tot_max_split = fields[4].integer.value;
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
|
|
|
default:
|
2019-04-20 12:03:46 +08:00
|
|
|
pr_warn("%s: Type 1 Revision %d record not supported\n",
|
2014-09-13 05:23:14 +08:00
|
|
|
__func__, revision);
|
|
|
|
return AE_ERROR;
|
|
|
|
}
|
|
|
|
return AE_OK;
|
|
|
|
}
|
|
|
|
|
2014-09-13 05:29:55 +08:00
|
|
|
static acpi_status decode_type2_hpx_record(union acpi_object *record,
|
2019-04-20 03:27:36 +08:00
|
|
|
struct hpp_type2 *hpx2)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
union acpi_object *fields = record->package.elements;
|
|
|
|
u32 revision = fields[1].integer.value;
|
|
|
|
|
|
|
|
switch (revision) {
|
|
|
|
case 1:
|
|
|
|
if (record->package.count != 18)
|
|
|
|
return AE_ERROR;
|
|
|
|
for (i = 2; i < 18; i++)
|
|
|
|
if (fields[i].type != ACPI_TYPE_INTEGER)
|
|
|
|
return AE_ERROR;
|
2019-04-20 03:27:36 +08:00
|
|
|
hpx2->revision = revision;
|
|
|
|
hpx2->unc_err_mask_and = fields[2].integer.value;
|
|
|
|
hpx2->unc_err_mask_or = fields[3].integer.value;
|
|
|
|
hpx2->unc_err_sever_and = fields[4].integer.value;
|
|
|
|
hpx2->unc_err_sever_or = fields[5].integer.value;
|
|
|
|
hpx2->cor_err_mask_and = fields[6].integer.value;
|
|
|
|
hpx2->cor_err_mask_or = fields[7].integer.value;
|
|
|
|
hpx2->adv_err_cap_and = fields[8].integer.value;
|
|
|
|
hpx2->adv_err_cap_or = fields[9].integer.value;
|
|
|
|
hpx2->pci_exp_devctl_and = fields[10].integer.value;
|
|
|
|
hpx2->pci_exp_devctl_or = fields[11].integer.value;
|
|
|
|
hpx2->pci_exp_lnkctl_and = fields[12].integer.value;
|
|
|
|
hpx2->pci_exp_lnkctl_or = fields[13].integer.value;
|
|
|
|
hpx2->sec_unc_err_sever_and = fields[14].integer.value;
|
|
|
|
hpx2->sec_unc_err_sever_or = fields[15].integer.value;
|
|
|
|
hpx2->sec_unc_err_mask_and = fields[16].integer.value;
|
|
|
|
hpx2->sec_unc_err_mask_or = fields[17].integer.value;
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
|
|
|
default:
|
2019-04-20 12:03:46 +08:00
|
|
|
pr_warn("%s: Type 2 Revision %d record not supported\n",
|
2014-09-13 05:23:14 +08:00
|
|
|
__func__, revision);
|
|
|
|
return AE_ERROR;
|
|
|
|
}
|
|
|
|
return AE_OK;
|
|
|
|
}
|
|
|
|
|
2019-02-09 00:24:13 +08:00
|
|
|
static void parse_hpx3_register(struct hpx_type3 *hpx3_reg,
|
|
|
|
union acpi_object *reg_fields)
|
|
|
|
{
|
|
|
|
hpx3_reg->device_type = reg_fields[0].integer.value;
|
|
|
|
hpx3_reg->function_type = reg_fields[1].integer.value;
|
|
|
|
hpx3_reg->config_space_location = reg_fields[2].integer.value;
|
|
|
|
hpx3_reg->pci_exp_cap_id = reg_fields[3].integer.value;
|
|
|
|
hpx3_reg->pci_exp_cap_ver = reg_fields[4].integer.value;
|
|
|
|
hpx3_reg->pci_exp_vendor_id = reg_fields[5].integer.value;
|
|
|
|
hpx3_reg->dvsec_id = reg_fields[6].integer.value;
|
|
|
|
hpx3_reg->dvsec_rev = reg_fields[7].integer.value;
|
|
|
|
hpx3_reg->match_offset = reg_fields[8].integer.value;
|
|
|
|
hpx3_reg->match_mask_and = reg_fields[9].integer.value;
|
|
|
|
hpx3_reg->match_value = reg_fields[10].integer.value;
|
|
|
|
hpx3_reg->reg_offset = reg_fields[11].integer.value;
|
|
|
|
hpx3_reg->reg_mask_and = reg_fields[12].integer.value;
|
|
|
|
hpx3_reg->reg_mask_or = reg_fields[13].integer.value;
|
|
|
|
}
|
|
|
|
|
|
|
|
static acpi_status program_type3_hpx_record(struct pci_dev *dev,
|
|
|
|
union acpi_object *record,
|
|
|
|
const struct hotplug_program_ops *hp_ops)
|
|
|
|
{
|
|
|
|
union acpi_object *fields = record->package.elements;
|
|
|
|
u32 desc_count, expected_length, revision;
|
|
|
|
union acpi_object *reg_fields;
|
|
|
|
struct hpx_type3 hpx3;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
revision = fields[1].integer.value;
|
|
|
|
switch (revision) {
|
|
|
|
case 1:
|
|
|
|
desc_count = fields[2].integer.value;
|
|
|
|
expected_length = 3 + desc_count * 14;
|
|
|
|
|
|
|
|
if (record->package.count != expected_length)
|
|
|
|
return AE_ERROR;
|
|
|
|
|
|
|
|
for (i = 2; i < expected_length; i++)
|
|
|
|
if (fields[i].type != ACPI_TYPE_INTEGER)
|
|
|
|
return AE_ERROR;
|
|
|
|
|
|
|
|
for (i = 0; i < desc_count; i++) {
|
|
|
|
reg_fields = fields + 3 + i * 14;
|
|
|
|
parse_hpx3_register(&hpx3, reg_fields);
|
|
|
|
hp_ops->program_type3(dev, &hpx3);
|
|
|
|
}
|
|
|
|
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_WARNING
|
|
|
|
"%s: Type 3 Revision %d record not supported\n",
|
|
|
|
__func__, revision);
|
|
|
|
return AE_ERROR;
|
|
|
|
}
|
|
|
|
return AE_OK;
|
|
|
|
}
|
|
|
|
|
2019-04-20 03:27:36 +08:00
|
|
|
static acpi_status acpi_run_hpx(struct pci_dev *dev, acpi_handle handle,
|
|
|
|
const struct hotplug_program_ops *hp_ops)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
acpi_status status;
|
|
|
|
struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
|
|
|
|
union acpi_object *package, *record, *fields;
|
2019-04-20 03:27:36 +08:00
|
|
|
struct hpp_type0 hpx0;
|
|
|
|
struct hpp_type1 hpx1;
|
|
|
|
struct hpp_type2 hpx2;
|
2014-09-13 05:23:14 +08:00
|
|
|
u32 type;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
status = acpi_evaluate_object(handle, "_HPX", NULL, &buffer);
|
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
return status;
|
|
|
|
|
|
|
|
package = (union acpi_object *)buffer.pointer;
|
|
|
|
if (package->type != ACPI_TYPE_PACKAGE) {
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < package->package.count; i++) {
|
|
|
|
record = &package->package.elements[i];
|
|
|
|
if (record->type != ACPI_TYPE_PACKAGE) {
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
fields = record->package.elements;
|
|
|
|
if (fields[0].type != ACPI_TYPE_INTEGER ||
|
|
|
|
fields[1].type != ACPI_TYPE_INTEGER) {
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
type = fields[0].integer.value;
|
|
|
|
switch (type) {
|
|
|
|
case 0:
|
2019-04-20 03:27:36 +08:00
|
|
|
memset(&hpx0, 0, sizeof(hpx0));
|
|
|
|
status = decode_type0_hpx_record(record, &hpx0);
|
2014-09-13 05:23:14 +08:00
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
goto exit;
|
2019-04-20 03:27:36 +08:00
|
|
|
hp_ops->program_type0(dev, &hpx0);
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
|
|
|
case 1:
|
2019-04-20 03:27:36 +08:00
|
|
|
memset(&hpx1, 0, sizeof(hpx1));
|
|
|
|
status = decode_type1_hpx_record(record, &hpx1);
|
2014-09-13 05:23:14 +08:00
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
goto exit;
|
2019-04-20 03:27:36 +08:00
|
|
|
hp_ops->program_type1(dev, &hpx1);
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
|
|
|
case 2:
|
2019-04-20 03:27:36 +08:00
|
|
|
memset(&hpx2, 0, sizeof(hpx2));
|
|
|
|
status = decode_type2_hpx_record(record, &hpx2);
|
2014-09-13 05:23:14 +08:00
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
goto exit;
|
2019-04-20 03:27:36 +08:00
|
|
|
hp_ops->program_type2(dev, &hpx2);
|
2014-09-13 05:23:14 +08:00
|
|
|
break;
|
2019-02-09 00:24:13 +08:00
|
|
|
case 3:
|
|
|
|
status = program_type3_hpx_record(dev, record, hp_ops);
|
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
goto exit;
|
|
|
|
break;
|
2014-09-13 05:23:14 +08:00
|
|
|
default:
|
2019-04-20 12:03:46 +08:00
|
|
|
pr_err("%s: Type %d record not supported\n",
|
2014-09-13 05:23:14 +08:00
|
|
|
__func__, type);
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
exit:
|
|
|
|
kfree(buffer.pointer);
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2019-04-20 03:27:36 +08:00
|
|
|
static acpi_status acpi_run_hpp(struct pci_dev *dev, acpi_handle handle,
|
|
|
|
const struct hotplug_program_ops *hp_ops)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
acpi_status status;
|
|
|
|
struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
|
|
|
|
union acpi_object *package, *fields;
|
2019-04-20 03:27:36 +08:00
|
|
|
struct hpp_type0 hpp0;
|
2014-09-13 05:23:14 +08:00
|
|
|
int i;
|
|
|
|
|
2019-04-20 03:27:36 +08:00
|
|
|
memset(&hpp0, 0, sizeof(hpp0));
|
2014-09-13 05:23:14 +08:00
|
|
|
|
|
|
|
status = acpi_evaluate_object(handle, "_HPP", NULL, &buffer);
|
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
return status;
|
|
|
|
|
|
|
|
package = (union acpi_object *) buffer.pointer;
|
|
|
|
if (package->type != ACPI_TYPE_PACKAGE ||
|
|
|
|
package->package.count != 4) {
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
fields = package->package.elements;
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
if (fields[i].type != ACPI_TYPE_INTEGER) {
|
|
|
|
status = AE_ERROR;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-04-20 03:27:36 +08:00
|
|
|
hpp0.revision = 1;
|
|
|
|
hpp0.cache_line_size = fields[0].integer.value;
|
|
|
|
hpp0.latency_timer = fields[1].integer.value;
|
|
|
|
hpp0.enable_serr = fields[2].integer.value;
|
|
|
|
hpp0.enable_perr = fields[3].integer.value;
|
|
|
|
|
|
|
|
hp_ops->program_type0(dev, &hpp0);
|
2014-09-13 05:23:14 +08:00
|
|
|
|
|
|
|
exit:
|
|
|
|
kfree(buffer.pointer);
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* pci_get_hp_params
|
|
|
|
*
|
|
|
|
* @dev - the pci_dev for which we want parameters
|
|
|
|
* @hpp - allocated by the caller
|
|
|
|
*/
|
2019-04-20 03:27:36 +08:00
|
|
|
int pci_acpi_program_hp_params(struct pci_dev *dev,
|
|
|
|
const struct hotplug_program_ops *hp_ops)
|
2014-09-13 05:23:14 +08:00
|
|
|
{
|
|
|
|
acpi_status status;
|
|
|
|
acpi_handle handle, phandle;
|
|
|
|
struct pci_bus *pbus;
|
|
|
|
|
2015-03-25 00:12:45 +08:00
|
|
|
if (acpi_pci_disabled)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2014-09-13 05:23:14 +08:00
|
|
|
handle = NULL;
|
|
|
|
for (pbus = dev->bus; pbus; pbus = pbus->parent) {
|
|
|
|
handle = acpi_pci_get_bridge_handle(pbus);
|
|
|
|
if (handle)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* _HPP settings apply to all child buses, until another _HPP is
|
|
|
|
* encountered. If we don't find an _HPP for the input pci dev,
|
|
|
|
* look for it in the parent device scope since that would apply to
|
|
|
|
* this pci dev.
|
|
|
|
*/
|
|
|
|
while (handle) {
|
2019-04-20 03:27:36 +08:00
|
|
|
status = acpi_run_hpx(dev, handle, hp_ops);
|
2014-09-13 05:23:14 +08:00
|
|
|
if (ACPI_SUCCESS(status))
|
|
|
|
return 0;
|
2019-04-20 03:27:36 +08:00
|
|
|
status = acpi_run_hpp(dev, handle, hp_ops);
|
2014-09-13 05:23:14 +08:00
|
|
|
if (ACPI_SUCCESS(status))
|
|
|
|
return 0;
|
|
|
|
if (acpi_is_root_bridge(handle))
|
|
|
|
break;
|
|
|
|
status = acpi_get_parent(handle, &phandle);
|
|
|
|
if (ACPI_FAILURE(status))
|
|
|
|
break;
|
|
|
|
handle = phandle;
|
|
|
|
}
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2016-10-28 16:52:06 +08:00
|
|
|
/**
|
|
|
|
* pciehp_is_native - Check whether a hotplug port is handled by the OS
|
2018-05-24 06:24:08 +08:00
|
|
|
* @bridge: Hotplug port to check
|
2016-10-28 16:52:06 +08:00
|
|
|
*
|
2018-05-24 06:24:08 +08:00
|
|
|
* Returns true if the given @bridge is handled by the native PCIe hotplug
|
|
|
|
* driver.
|
2016-10-28 16:52:06 +08:00
|
|
|
*/
|
2018-05-24 06:24:08 +08:00
|
|
|
bool pciehp_is_native(struct pci_dev *bridge)
|
2016-10-28 16:52:06 +08:00
|
|
|
{
|
2018-05-24 06:24:08 +08:00
|
|
|
const struct pci_host_bridge *host;
|
|
|
|
u32 slot_cap;
|
2016-10-28 16:52:06 +08:00
|
|
|
|
2018-05-24 06:24:08 +08:00
|
|
|
if (!IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE))
|
2016-10-28 16:52:06 +08:00
|
|
|
return false;
|
|
|
|
|
2018-05-24 06:24:08 +08:00
|
|
|
pcie_capability_read_dword(bridge, PCI_EXP_SLTCAP, &slot_cap);
|
|
|
|
if (!(slot_cap & PCI_EXP_SLTCAP_HPC))
|
2016-10-28 16:52:06 +08:00
|
|
|
return false;
|
|
|
|
|
2018-05-24 06:24:08 +08:00
|
|
|
if (pcie_ports_native)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
host = pci_find_host_bridge(bridge->bus);
|
|
|
|
return host->native_pcie_hotplug;
|
2016-10-28 16:52:06 +08:00
|
|
|
}
|
|
|
|
|
2018-06-01 00:42:11 +08:00
|
|
|
/**
|
|
|
|
* shpchp_is_native - Check whether a hotplug port is handled by the OS
|
|
|
|
* @bridge: Hotplug port to check
|
|
|
|
*
|
|
|
|
* Returns true if the given @bridge is handled by the native SHPC hotplug
|
|
|
|
* driver.
|
|
|
|
*/
|
|
|
|
bool shpchp_is_native(struct pci_dev *bridge)
|
|
|
|
{
|
2018-06-26 05:49:06 +08:00
|
|
|
return bridge->shpc_managed;
|
2018-06-01 00:42:11 +08:00
|
|
|
}
|
|
|
|
|
2014-09-13 05:36:29 +08:00
|
|
|
/**
|
|
|
|
* pci_acpi_wake_bus - Root bus wakeup notification fork function.
|
2017-06-13 04:48:41 +08:00
|
|
|
* @context: Device wakeup context.
|
2014-09-13 05:36:29 +08:00
|
|
|
*/
|
2017-06-13 04:48:41 +08:00
|
|
|
static void pci_acpi_wake_bus(struct acpi_device_wakeup_context *context)
|
2014-09-13 05:36:29 +08:00
|
|
|
{
|
|
|
|
struct acpi_device *adev;
|
|
|
|
struct acpi_pci_root *root;
|
|
|
|
|
2017-06-13 04:48:41 +08:00
|
|
|
adev = container_of(context, struct acpi_device, wakeup.context);
|
2014-09-13 05:36:29 +08:00
|
|
|
root = acpi_driver_data(adev);
|
|
|
|
pci_pme_wakeup_bus(root->bus);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_acpi_wake_dev - PCI device wakeup notification work function.
|
2017-06-13 04:48:41 +08:00
|
|
|
* @context: Device wakeup context.
|
2014-09-13 05:36:29 +08:00
|
|
|
*/
|
2017-06-13 04:48:41 +08:00
|
|
|
static void pci_acpi_wake_dev(struct acpi_device_wakeup_context *context)
|
2014-09-13 05:36:29 +08:00
|
|
|
{
|
|
|
|
struct pci_dev *pci_dev;
|
|
|
|
|
|
|
|
pci_dev = to_pci_dev(context->dev);
|
|
|
|
|
|
|
|
if (pci_dev->pme_poll)
|
|
|
|
pci_dev->pme_poll = false;
|
|
|
|
|
|
|
|
if (pci_dev->current_state == PCI_D3cold) {
|
|
|
|
pci_wakeup_event(pci_dev);
|
2017-06-13 04:48:41 +08:00
|
|
|
pm_request_resume(&pci_dev->dev);
|
2014-09-13 05:36:29 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Clear PME Status if set. */
|
|
|
|
if (pci_dev->pme_support)
|
|
|
|
pci_check_pme_status(pci_dev);
|
|
|
|
|
|
|
|
pci_wakeup_event(pci_dev);
|
2017-06-13 04:48:41 +08:00
|
|
|
pm_request_resume(&pci_dev->dev);
|
2014-09-13 05:36:29 +08:00
|
|
|
|
2014-11-11 12:02:17 +08:00
|
|
|
pci_pme_wakeup_bus(pci_dev->subordinate);
|
2014-09-13 05:36:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_acpi_add_bus_pm_notifier - Register PM notifier for root PCI bus.
|
|
|
|
* @dev: PCI root bridge ACPI device.
|
|
|
|
*/
|
|
|
|
acpi_status pci_acpi_add_bus_pm_notifier(struct acpi_device *dev)
|
|
|
|
{
|
|
|
|
return acpi_add_pm_notifier(dev, NULL, pci_acpi_wake_bus);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_acpi_add_pm_notifier - Register PM notifier for given PCI device.
|
|
|
|
* @dev: ACPI device to add the notifier for.
|
|
|
|
* @pci_dev: PCI device to check for the PME status if an event is signaled.
|
|
|
|
*/
|
|
|
|
acpi_status pci_acpi_add_pm_notifier(struct acpi_device *dev,
|
|
|
|
struct pci_dev *pci_dev)
|
|
|
|
{
|
|
|
|
return acpi_add_pm_notifier(dev, &pci_dev->dev, pci_acpi_wake_dev);
|
|
|
|
}
|
|
|
|
|
2005-03-19 13:15:48 +08:00
|
|
|
/*
|
|
|
|
* _SxD returns the D-state with the highest power
|
|
|
|
* (lowest D-state number) supported in the S-state "x".
|
|
|
|
*
|
|
|
|
* If the devices does not have a _PRW
|
|
|
|
* (Power Resources for Wake) supporting system wakeup from "x"
|
|
|
|
* then the OS is free to choose a lower power (higher number
|
|
|
|
* D-state) than the return value from _SxD.
|
|
|
|
*
|
|
|
|
* But if _PRW is enabled at S-state "x", the OS
|
|
|
|
* must not choose a power lower than _SxD --
|
|
|
|
* unless the device has an _SxW method specifying
|
|
|
|
* the lowest power (highest D-state number) the device
|
|
|
|
* may enter while still able to wake the system.
|
|
|
|
*
|
|
|
|
* ie. depending on global OS policy:
|
|
|
|
*
|
|
|
|
* if (_PRW at S-state x)
|
|
|
|
* choose from highest power _SxD to lowest power _SxW
|
|
|
|
* else // no _PRW at S-state x
|
2013-11-15 02:28:18 +08:00
|
|
|
* choose highest power _SxD or any lower power
|
2005-03-19 13:15:48 +08:00
|
|
|
*/
|
|
|
|
|
2008-06-05 07:16:37 +08:00
|
|
|
static pci_power_t acpi_pci_choose_state(struct pci_dev *pdev)
|
2005-03-19 13:15:48 +08:00
|
|
|
{
|
PCI/PM: add PCIe runtime D3cold support
This patch adds runtime D3cold support and corresponding ACPI platform
support. This patch only enables runtime D3cold support; it does not
enable D3cold support during system suspend/hibernate.
D3cold is the deepest power saving state for a PCIe device, where its main
power is removed. While it is in D3cold, you can't access the device at
all, not even its configuration space (which is still accessible in D3hot).
Therefore the PCI PM registers can not be used to transition into/out of
the D3cold state; that must be done by platform logic such as ACPI _PR3.
To support wakeup from D3cold, a system may provide auxiliary power, which
allows a device to request wakeup using a Beacon or the sideband WAKE#
signal. WAKE# is usually connected to platform logic such as ACPI GPE.
This is quite different from other power saving states, where devices
request wakeup via a PME message on the PCIe link.
Some devices, such as those in plug-in slots, have no direct platform
logic. For example, there is usually no ACPI _PR3 for them. D3cold
support for these devices can be done via the PCIe Downstream Port leading
to the device. When the PCIe port is powered on/off, the device is powered
on/off too. Wakeup events from the device will be notified to the
corresponding PCIe port.
For more information about PCIe D3cold and corresponding ACPI support,
please refer to:
- PCI Express Base Specification Revision 2.0
- Advanced Configuration and Power Interface Specification Revision 5.0
[bhelgaas: changelog]
Reviewed-by: Rafael J. Wysocki <rjw@sisk.pl>
Originally-by: Zheng Yan <zheng.z.yan@intel.com>
Signed-off-by: Huang Ying <ying.huang@intel.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
2012-06-23 10:23:51 +08:00
|
|
|
int acpi_state, d_max;
|
2005-03-19 13:15:48 +08:00
|
|
|
|
PCI/PM: add PCIe runtime D3cold support
This patch adds runtime D3cold support and corresponding ACPI platform
support. This patch only enables runtime D3cold support; it does not
enable D3cold support during system suspend/hibernate.
D3cold is the deepest power saving state for a PCIe device, where its main
power is removed. While it is in D3cold, you can't access the device at
all, not even its configuration space (which is still accessible in D3hot).
Therefore the PCI PM registers can not be used to transition into/out of
the D3cold state; that must be done by platform logic such as ACPI _PR3.
To support wakeup from D3cold, a system may provide auxiliary power, which
allows a device to request wakeup using a Beacon or the sideband WAKE#
signal. WAKE# is usually connected to platform logic such as ACPI GPE.
This is quite different from other power saving states, where devices
request wakeup via a PME message on the PCIe link.
Some devices, such as those in plug-in slots, have no direct platform
logic. For example, there is usually no ACPI _PR3 for them. D3cold
support for these devices can be done via the PCIe Downstream Port leading
to the device. When the PCIe port is powered on/off, the device is powered
on/off too. Wakeup events from the device will be notified to the
corresponding PCIe port.
For more information about PCIe D3cold and corresponding ACPI support,
please refer to:
- PCI Express Base Specification Revision 2.0
- Advanced Configuration and Power Interface Specification Revision 5.0
[bhelgaas: changelog]
Reviewed-by: Rafael J. Wysocki <rjw@sisk.pl>
Originally-by: Zheng Yan <zheng.z.yan@intel.com>
Signed-off-by: Huang Ying <ying.huang@intel.com>
Signed-off-by: Bjorn Helgaas <bhelgaas@google.com>
2012-06-23 10:23:51 +08:00
|
|
|
if (pdev->no_d3cold)
|
|
|
|
d_max = ACPI_STATE_D3_HOT;
|
|
|
|
else
|
|
|
|
d_max = ACPI_STATE_D3_COLD;
|
|
|
|
acpi_state = acpi_pm_device_sleep_state(&pdev->dev, NULL, d_max);
|
2007-07-20 10:03:22 +08:00
|
|
|
if (acpi_state < 0)
|
|
|
|
return PCI_POWER_ERROR;
|
|
|
|
|
|
|
|
switch (acpi_state) {
|
|
|
|
case ACPI_STATE_D0:
|
|
|
|
return PCI_D0;
|
|
|
|
case ACPI_STATE_D1:
|
|
|
|
return PCI_D1;
|
|
|
|
case ACPI_STATE_D2:
|
|
|
|
return PCI_D2;
|
2012-04-23 09:03:49 +08:00
|
|
|
case ACPI_STATE_D3_HOT:
|
2007-07-20 10:03:22 +08:00
|
|
|
return PCI_D3hot;
|
2011-05-04 22:56:43 +08:00
|
|
|
case ACPI_STATE_D3_COLD:
|
|
|
|
return PCI_D3cold;
|
2007-07-20 10:03:22 +08:00
|
|
|
}
|
|
|
|
return PCI_POWER_ERROR;
|
2005-03-19 13:15:48 +08:00
|
|
|
}
|
2008-07-07 09:32:02 +08:00
|
|
|
|
2018-09-28 05:57:14 +08:00
|
|
|
static struct acpi_device *acpi_pci_find_companion(struct device *dev);
|
|
|
|
|
|
|
|
static bool acpi_pci_bridge_d3(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
const struct fwnode_handle *fwnode;
|
|
|
|
struct acpi_device *adev;
|
|
|
|
struct pci_dev *root;
|
|
|
|
u8 val;
|
|
|
|
|
|
|
|
if (!dev->is_hotplug_bridge)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Look for a special _DSD property for the root port and if it
|
|
|
|
* is set we know the hierarchy behind it supports D3 just fine.
|
|
|
|
*/
|
|
|
|
root = pci_find_pcie_root_port(dev);
|
|
|
|
if (!root)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
adev = ACPI_COMPANION(&root->dev);
|
|
|
|
if (root == dev) {
|
|
|
|
/*
|
|
|
|
* It is possible that the ACPI companion is not yet bound
|
|
|
|
* for the root port so look it up manually here.
|
|
|
|
*/
|
|
|
|
if (!adev && !pci_dev_is_added(root))
|
|
|
|
adev = acpi_pci_find_companion(&root->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!adev)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
fwnode = acpi_fwnode_handle(adev);
|
|
|
|
if (fwnode_property_read_u8(fwnode, "HotPlugSupportInD3", &val))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return val == 1;
|
|
|
|
}
|
|
|
|
|
2008-07-07 09:32:02 +08:00
|
|
|
static bool acpi_pci_power_manageable(struct pci_dev *dev)
|
|
|
|
{
|
2014-07-24 07:18:53 +08:00
|
|
|
struct acpi_device *adev = ACPI_COMPANION(&dev->dev);
|
|
|
|
return adev ? acpi_device_power_manageable(adev) : false;
|
2008-07-07 09:32:02 +08:00
|
|
|
}
|
2005-03-19 13:15:48 +08:00
|
|
|
|
2005-03-19 13:16:18 +08:00
|
|
|
static int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state)
|
|
|
|
{
|
2014-07-24 07:18:53 +08:00
|
|
|
struct acpi_device *adev = ACPI_COMPANION(&dev->dev);
|
2008-02-23 13:41:51 +08:00
|
|
|
static const u8 state_conv[] = {
|
|
|
|
[PCI_D0] = ACPI_STATE_D0,
|
|
|
|
[PCI_D1] = ACPI_STATE_D1,
|
|
|
|
[PCI_D2] = ACPI_STATE_D2,
|
2015-05-16 07:55:35 +08:00
|
|
|
[PCI_D3hot] = ACPI_STATE_D3_HOT,
|
2013-06-14 06:29:50 +08:00
|
|
|
[PCI_D3cold] = ACPI_STATE_D3_COLD,
|
2005-03-19 13:16:18 +08:00
|
|
|
};
|
2008-07-07 09:32:52 +08:00
|
|
|
int error = -EINVAL;
|
2005-03-19 13:16:18 +08:00
|
|
|
|
2007-07-20 10:03:25 +08:00
|
|
|
/* If the ACPI device has _EJ0, ignore the device */
|
2014-07-24 07:18:53 +08:00
|
|
|
if (!adev || acpi_has_method(adev->handle, "_EJ0"))
|
2008-07-07 09:32:52 +08:00
|
|
|
return -ENODEV;
|
2008-02-23 13:41:51 +08:00
|
|
|
|
|
|
|
switch (state) {
|
2012-10-24 08:08:38 +08:00
|
|
|
case PCI_D3cold:
|
|
|
|
if (dev_pm_qos_flags(&dev->dev, PM_QOS_FLAG_NO_POWER_OFF) ==
|
|
|
|
PM_QOS_FLAGS_ALL) {
|
|
|
|
error = -EBUSY;
|
|
|
|
break;
|
|
|
|
}
|
2018-10-04 23:40:41 +08:00
|
|
|
/* Fall through */
|
2008-02-23 13:41:51 +08:00
|
|
|
case PCI_D0:
|
|
|
|
case PCI_D1:
|
|
|
|
case PCI_D2:
|
|
|
|
case PCI_D3hot:
|
2014-07-24 07:18:53 +08:00
|
|
|
error = acpi_device_set_power(adev, state_conv[state]);
|
2008-02-23 13:41:51 +08:00
|
|
|
}
|
2008-07-07 09:32:52 +08:00
|
|
|
|
|
|
|
if (!error)
|
2018-01-19 02:55:24 +08:00
|
|
|
pci_dbg(dev, "power state changed by ACPI to %s\n",
|
2013-06-14 06:29:50 +08:00
|
|
|
acpi_power_state_string(state_conv[state]));
|
2008-07-07 09:32:52 +08:00
|
|
|
|
|
|
|
return error;
|
2005-03-19 13:16:18 +08:00
|
|
|
}
|
|
|
|
|
2016-09-18 11:39:20 +08:00
|
|
|
static pci_power_t acpi_pci_get_power_state(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct acpi_device *adev = ACPI_COMPANION(&dev->dev);
|
|
|
|
static const pci_power_t state_conv[] = {
|
|
|
|
[ACPI_STATE_D0] = PCI_D0,
|
|
|
|
[ACPI_STATE_D1] = PCI_D1,
|
|
|
|
[ACPI_STATE_D2] = PCI_D2,
|
|
|
|
[ACPI_STATE_D3_HOT] = PCI_D3hot,
|
|
|
|
[ACPI_STATE_D3_COLD] = PCI_D3cold,
|
|
|
|
};
|
|
|
|
int state;
|
|
|
|
|
|
|
|
if (!adev || !acpi_device_power_manageable(adev))
|
|
|
|
return PCI_UNKNOWN;
|
|
|
|
|
|
|
|
if (acpi_device_get_power(adev, &state) || state == ACPI_STATE_UNKNOWN)
|
|
|
|
return PCI_UNKNOWN;
|
|
|
|
|
|
|
|
return state_conv[state];
|
|
|
|
}
|
|
|
|
|
2017-06-24 07:56:13 +08:00
|
|
|
static int acpi_pci_propagate_wakeup(struct pci_bus *bus, bool enable)
|
PCI / ACPI PM: Propagate wake-up enable for devices w/o ACPI support
Some PCI devices (not PCI Express), like PCI add-on cards, can
generate PME#, but they don't have any special platform wake-up
support. For this reason, even if they generate PME# to wake up the
system from a sleep state, wake-up events are not generated by the
platform.
It turns out that, at least on some systems, PCI bridges and the PCI
host bridge have ACPI GPEs associated with them that, if enabled to
generate wake-up events, allow the system to wake up if one of the
add-on devices asserts PME# while the system is in a sleep state.
Following this observation, if a PCI device without direct ACPI
wake-up support is prepared to wake up the system during a transition
into a sleep state (eg. suspend to RAM), try to configure the bridges
on the path from the device to the root bridge to wake-up the system.
Reviewed-by: Matthew Garrett <mjg59@srcf.ucam.org>
Signed-off-by: Rafael J. Wysocki <rjw@sisk.pl>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
2009-09-09 05:16:24 +08:00
|
|
|
{
|
|
|
|
while (bus->parent) {
|
2017-06-24 07:56:13 +08:00
|
|
|
if (acpi_pm_device_can_wakeup(&bus->self->dev))
|
2017-08-01 08:56:18 +08:00
|
|
|
return acpi_pm_set_bridge_wakeup(&bus->self->dev, enable);
|
PCI / ACPI PM: Propagate wake-up enable for devices w/o ACPI support
Some PCI devices (not PCI Express), like PCI add-on cards, can
generate PME#, but they don't have any special platform wake-up
support. For this reason, even if they generate PME# to wake up the
system from a sleep state, wake-up events are not generated by the
platform.
It turns out that, at least on some systems, PCI bridges and the PCI
host bridge have ACPI GPEs associated with them that, if enabled to
generate wake-up events, allow the system to wake up if one of the
add-on devices asserts PME# while the system is in a sleep state.
Following this observation, if a PCI device without direct ACPI
wake-up support is prepared to wake up the system during a transition
into a sleep state (eg. suspend to RAM), try to configure the bridges
on the path from the device to the root bridge to wake-up the system.
Reviewed-by: Matthew Garrett <mjg59@srcf.ucam.org>
Signed-off-by: Rafael J. Wysocki <rjw@sisk.pl>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
2009-09-09 05:16:24 +08:00
|
|
|
|
2010-02-18 06:44:09 +08:00
|
|
|
bus = bus->parent;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We have reached the root bus. */
|
2017-06-24 07:56:13 +08:00
|
|
|
if (bus->bridge) {
|
|
|
|
if (acpi_pm_device_can_wakeup(bus->bridge))
|
2017-08-01 08:56:18 +08:00
|
|
|
return acpi_pm_set_bridge_wakeup(bus->bridge, enable);
|
2017-06-24 07:56:13 +08:00
|
|
|
}
|
|
|
|
return 0;
|
2010-02-18 06:44:09 +08:00
|
|
|
}
|
|
|
|
|
2017-06-24 07:56:13 +08:00
|
|
|
static int acpi_pci_wakeup(struct pci_dev *dev, bool enable)
|
2010-02-18 06:44:09 +08:00
|
|
|
{
|
2017-06-24 07:56:13 +08:00
|
|
|
if (acpi_pm_device_can_wakeup(&dev->dev))
|
|
|
|
return acpi_pm_set_device_wakeup(&dev->dev, enable);
|
2010-02-18 06:44:09 +08:00
|
|
|
|
2017-06-24 07:56:13 +08:00
|
|
|
return acpi_pci_propagate_wakeup(dev->bus, enable);
|
2010-02-18 06:44:09 +08:00
|
|
|
}
|
|
|
|
|
2015-01-21 09:17:42 +08:00
|
|
|
static bool acpi_pci_need_resume(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct acpi_device *adev = ACPI_COMPANION(&dev->dev);
|
|
|
|
|
2018-07-01 05:19:33 +08:00
|
|
|
/*
|
|
|
|
* In some cases (eg. Samsung 305V4A) leaving a bridge in suspend over
|
|
|
|
* system-wide suspend/resume confuses the platform firmware, so avoid
|
2018-08-16 18:56:46 +08:00
|
|
|
* doing that. According to Section 16.1.6 of ACPI 6.2, endpoint
|
2018-07-01 05:19:33 +08:00
|
|
|
* devices are expected to be in D3 before invoking the S3 entry path
|
|
|
|
* from the firmware, so they should not be affected by this issue.
|
|
|
|
*/
|
2018-08-16 18:56:46 +08:00
|
|
|
if (pci_is_bridge(dev) && acpi_target_system_state() != ACPI_STATE_S0)
|
2018-07-01 05:19:33 +08:00
|
|
|
return true;
|
|
|
|
|
2015-01-21 09:17:42 +08:00
|
|
|
if (!adev || !acpi_device_power_manageable(adev))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
if (device_may_wakeup(&dev->dev) != !!adev->wakeup.prepare_count)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
if (acpi_target_system_state() == ACPI_STATE_S0)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return !!adev->power.flags.dsw_present;
|
|
|
|
}
|
|
|
|
|
2015-12-07 00:33:45 +08:00
|
|
|
static const struct pci_platform_pm_ops acpi_pci_platform_pm = {
|
2018-09-28 05:57:14 +08:00
|
|
|
.bridge_d3 = acpi_pci_bridge_d3,
|
2008-07-07 09:32:02 +08:00
|
|
|
.is_manageable = acpi_pci_power_manageable,
|
|
|
|
.set_state = acpi_pci_set_power_state,
|
2016-09-18 11:39:20 +08:00
|
|
|
.get_state = acpi_pci_get_power_state,
|
2008-07-07 09:32:02 +08:00
|
|
|
.choose_state = acpi_pci_choose_state,
|
2017-06-24 07:57:35 +08:00
|
|
|
.set_wakeup = acpi_pci_wakeup,
|
2015-01-21 09:17:42 +08:00
|
|
|
.need_resume = acpi_pci_need_resume,
|
2008-07-07 09:32:02 +08:00
|
|
|
};
|
2005-03-19 13:16:18 +08:00
|
|
|
|
2013-04-12 13:44:21 +08:00
|
|
|
void acpi_pci_add_bus(struct pci_bus *bus)
|
|
|
|
{
|
2015-03-25 14:37:06 +08:00
|
|
|
union acpi_object *obj;
|
|
|
|
struct pci_host_bridge *bridge;
|
|
|
|
|
2017-09-14 22:50:14 +08:00
|
|
|
if (acpi_pci_disabled || !bus->bridge || !ACPI_HANDLE(bus->bridge))
|
2013-04-12 13:44:21 +08:00
|
|
|
return;
|
|
|
|
|
2013-07-14 05:27:23 +08:00
|
|
|
acpi_pci_slot_enumerate(bus);
|
|
|
|
acpiphp_enumerate_slots(bus);
|
2015-03-25 14:37:06 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For a host bridge, check its _DSM for function 8 and if
|
|
|
|
* that is available, mark it in pci_host_bridge.
|
|
|
|
*/
|
|
|
|
if (!pci_is_root_bus(bus))
|
|
|
|
return;
|
|
|
|
|
2017-06-06 00:40:46 +08:00
|
|
|
obj = acpi_evaluate_dsm(ACPI_HANDLE(bus->bridge), &pci_acpi_dsm_guid, 3,
|
2015-03-25 14:37:06 +08:00
|
|
|
RESET_DELAY_DSM, NULL);
|
|
|
|
if (!obj)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (obj->type == ACPI_TYPE_INTEGER && obj->integer.value == 1) {
|
|
|
|
bridge = pci_find_host_bridge(bus);
|
|
|
|
bridge->ignore_reset_delay = 1;
|
|
|
|
}
|
|
|
|
ACPI_FREE(obj);
|
2013-04-12 13:44:21 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void acpi_pci_remove_bus(struct pci_bus *bus)
|
|
|
|
{
|
2013-07-14 05:27:23 +08:00
|
|
|
if (acpi_pci_disabled || !bus->bridge)
|
2013-04-12 13:44:21 +08:00
|
|
|
return;
|
|
|
|
|
2013-04-12 13:44:26 +08:00
|
|
|
acpiphp_remove_slots(bus);
|
2013-04-12 13:44:24 +08:00
|
|
|
acpi_pci_slot_remove(bus);
|
2013-04-12 13:44:21 +08:00
|
|
|
}
|
|
|
|
|
2005-03-19 07:53:36 +08:00
|
|
|
/* ACPI bus type */
|
2013-11-29 23:27:34 +08:00
|
|
|
static struct acpi_device *acpi_pci_find_companion(struct device *dev)
|
2005-03-19 07:53:36 +08:00
|
|
|
{
|
ACPI: Try harder to resolve _ADR collisions for bridges
In theory, under a given ACPI namespace node there should be only
one child device object with _ADR whose value matches a given bus
address exactly. In practice, however, there are systems in which
multiple child device objects under a given parent have _ADR matching
exactly the same address. In those cases we use _STA to determine
which of the multiple matching devices is enabled, since some systems
are known to indicate which ACPI device object to associate with the
given physical (usually PCI) device this way.
Unfortunately, as it turns out, there are systems in which many
device objects under the same parent have _ADR matching exactly the
same bus address and none of them has _STA, in which case they all
should be regarded as enabled according to the spec. Still, if
those device objects are supposed to represent bridges (e.g. this
is the case for device objects corresponding to PCIe ports), we can
try harder and skip the ones that have no child device objects in the
ACPI namespace. With luck, we can avoid using device objects that we
are not expected to use this way.
Although this only works for bridges whose children also have ACPI
namespace representation, it is sufficient to address graphics
adapter detection issues on some systems, so rework the code finding
a matching device ACPI handle for a given bus address to implement
this idea.
Introduce a new function, acpi_find_child(), taking three arguments:
the ACPI handle of the device's parent, a bus address suitable for
the device's bus type and a bool indicating if the device is a
bridge and make it work as outlined above. Reimplement the function
currently used for this purpose, acpi_get_child(), as a call to
acpi_find_child() with the last argument set to 'false' and make
the PCI subsystem use acpi_find_child() with the bridge information
passed as the last argument to it. [Lan Tianyu notices that it is
not sufficient to use pci_is_bridge() for that, because the device's
subordinate pointer hasn't been set yet at this point, so use
hdr_type instead.]
This change fixes a regression introduced inadvertently by commit
33f767d (ACPI: Rework acpi_get_child() to be more efficient) which
overlooked the fact that for acpi_walk_namespace() "post-order" means
"after all children have been visited" rather than "on the way back",
so for device objects without children and for namespace walks of
depth 1, as in the acpi_get_child() case, the "post-order" callbacks
ordering is actually the same as the ordering of "pre-order" ones.
Since that commit changed the namespace walk in acpi_get_child() to
terminate after finding the first matching object instead of going
through all of them and returning the last one, it effectively
changed the result returned by that function in some rare cases and
that led to problems (the switch from a "pre-order" to a "post-order"
callback was supposed to prevent that from happening, but it was
ineffective).
As it turns out, the systems where the change made by commit
33f767d actually matters are those where there are multiple ACPI
device objects representing the same PCIe port (which effectively
is a bridge). Moreover, only one of them, and the one we are
expected to use, has child device objects in the ACPI namespace,
so the regression can be addressed as described above.
References: https://bugzilla.kernel.org/show_bug.cgi?id=60561
Reported-by: Peter Wu <lekensteyn@gmail.com>
Tested-by: Vladimir Lalov <mail@vlalov.com>
Signed-off-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
Acked-by: Bjorn Helgaas <bhelgaas@google.com>
Cc: 3.9+ <stable@vger.kernel.org> # 3.9+
2013-08-08 04:55:00 +08:00
|
|
|
struct pci_dev *pci_dev = to_pci_dev(dev);
|
2013-11-29 06:58:08 +08:00
|
|
|
bool check_children;
|
ACPI: Try harder to resolve _ADR collisions for bridges
In theory, under a given ACPI namespace node there should be only
one child device object with _ADR whose value matches a given bus
address exactly. In practice, however, there are systems in which
multiple child device objects under a given parent have _ADR matching
exactly the same address. In those cases we use _STA to determine
which of the multiple matching devices is enabled, since some systems
are known to indicate which ACPI device object to associate with the
given physical (usually PCI) device this way.
Unfortunately, as it turns out, there are systems in which many
device objects under the same parent have _ADR matching exactly the
same bus address and none of them has _STA, in which case they all
should be regarded as enabled according to the spec. Still, if
those device objects are supposed to represent bridges (e.g. this
is the case for device objects corresponding to PCIe ports), we can
try harder and skip the ones that have no child device objects in the
ACPI namespace. With luck, we can avoid using device objects that we
are not expected to use this way.
Although this only works for bridges whose children also have ACPI
namespace representation, it is sufficient to address graphics
adapter detection issues on some systems, so rework the code finding
a matching device ACPI handle for a given bus address to implement
this idea.
Introduce a new function, acpi_find_child(), taking three arguments:
the ACPI handle of the device's parent, a bus address suitable for
the device's bus type and a bool indicating if the device is a
bridge and make it work as outlined above. Reimplement the function
currently used for this purpose, acpi_get_child(), as a call to
acpi_find_child() with the last argument set to 'false' and make
the PCI subsystem use acpi_find_child() with the bridge information
passed as the last argument to it. [Lan Tianyu notices that it is
not sufficient to use pci_is_bridge() for that, because the device's
subordinate pointer hasn't been set yet at this point, so use
hdr_type instead.]
This change fixes a regression introduced inadvertently by commit
33f767d (ACPI: Rework acpi_get_child() to be more efficient) which
overlooked the fact that for acpi_walk_namespace() "post-order" means
"after all children have been visited" rather than "on the way back",
so for device objects without children and for namespace walks of
depth 1, as in the acpi_get_child() case, the "post-order" callbacks
ordering is actually the same as the ordering of "pre-order" ones.
Since that commit changed the namespace walk in acpi_get_child() to
terminate after finding the first matching object instead of going
through all of them and returning the last one, it effectively
changed the result returned by that function in some rare cases and
that led to problems (the switch from a "pre-order" to a "post-order"
callback was supposed to prevent that from happening, but it was
ineffective).
As it turns out, the systems where the change made by commit
33f767d actually matters are those where there are multiple ACPI
device objects representing the same PCIe port (which effectively
is a bridge). Moreover, only one of them, and the one we are
expected to use, has child device objects in the ACPI namespace,
so the regression can be addressed as described above.
References: https://bugzilla.kernel.org/show_bug.cgi?id=60561
Reported-by: Peter Wu <lekensteyn@gmail.com>
Tested-by: Vladimir Lalov <mail@vlalov.com>
Signed-off-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
Acked-by: Bjorn Helgaas <bhelgaas@google.com>
Cc: 3.9+ <stable@vger.kernel.org> # 3.9+
2013-08-08 04:55:00 +08:00
|
|
|
u64 addr;
|
2005-03-19 07:53:36 +08:00
|
|
|
|
2014-05-04 12:23:38 +08:00
|
|
|
check_children = pci_is_bridge(pci_dev);
|
2005-03-19 07:53:36 +08:00
|
|
|
/* Please ref to ACPI spec for the syntax of _ADR */
|
|
|
|
addr = (PCI_SLOT(pci_dev->devfn) << 16) | PCI_FUNC(pci_dev->devfn);
|
2013-11-29 23:27:34 +08:00
|
|
|
return acpi_find_child_device(ACPI_COMPANION(dev->parent), addr,
|
2013-11-29 06:58:08 +08:00
|
|
|
check_children);
|
2005-03-19 07:53:36 +08:00
|
|
|
}
|
|
|
|
|
2015-03-25 14:37:06 +08:00
|
|
|
/**
|
|
|
|
* pci_acpi_optimize_delay - optimize PCI D3 and D3cold delay from ACPI
|
|
|
|
* @pdev: the PCI device whose delay is to be updated
|
2015-07-15 17:29:46 +08:00
|
|
|
* @handle: ACPI handle of this device
|
2015-03-25 14:37:06 +08:00
|
|
|
*
|
|
|
|
* Update the d3_delay and d3cold_delay of a PCI device from the ACPI _DSM
|
|
|
|
* control method of either the device itself or the PCI host bridge.
|
|
|
|
*
|
|
|
|
* Function 8, "Reset Delay," applies to the entire hierarchy below a PCI
|
|
|
|
* host bridge. If it returns one, the OS may assume that all devices in
|
|
|
|
* the hierarchy have already completed power-on reset delays.
|
|
|
|
*
|
|
|
|
* Function 9, "Device Readiness Durations," applies only to the object
|
|
|
|
* where it is located. It returns delay durations required after various
|
|
|
|
* events if the device requires less time than the spec requires. Delays
|
|
|
|
* from this function take precedence over the Reset Delay function.
|
|
|
|
*
|
|
|
|
* These _DSM functions are defined by the draft ECN of January 28, 2014,
|
|
|
|
* titled "ACPI additions for FW latency optimizations."
|
|
|
|
*/
|
|
|
|
static void pci_acpi_optimize_delay(struct pci_dev *pdev,
|
|
|
|
acpi_handle handle)
|
|
|
|
{
|
|
|
|
struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
|
|
|
|
int value;
|
|
|
|
union acpi_object *obj, *elements;
|
|
|
|
|
|
|
|
if (bridge->ignore_reset_delay)
|
|
|
|
pdev->d3cold_delay = 0;
|
|
|
|
|
2017-06-06 00:40:46 +08:00
|
|
|
obj = acpi_evaluate_dsm(handle, &pci_acpi_dsm_guid, 3,
|
2015-03-25 14:37:06 +08:00
|
|
|
FUNCTION_DELAY_DSM, NULL);
|
|
|
|
if (!obj)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (obj->type == ACPI_TYPE_PACKAGE && obj->package.count == 5) {
|
|
|
|
elements = obj->package.elements;
|
|
|
|
if (elements[0].type == ACPI_TYPE_INTEGER) {
|
|
|
|
value = (int)elements[0].integer.value / 1000;
|
|
|
|
if (value < PCI_PM_D3COLD_WAIT)
|
|
|
|
pdev->d3cold_delay = value;
|
|
|
|
}
|
|
|
|
if (elements[3].type == ACPI_TYPE_INTEGER) {
|
|
|
|
value = (int)elements[3].integer.value / 1000;
|
|
|
|
if (value < PCI_PM_D3_WAIT)
|
|
|
|
pdev->d3_delay = value;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
ACPI_FREE(obj);
|
|
|
|
}
|
|
|
|
|
2018-08-16 17:28:48 +08:00
|
|
|
static void pci_acpi_set_untrusted(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
u8 val;
|
|
|
|
|
|
|
|
if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
|
|
|
|
return;
|
|
|
|
if (device_property_read_u8(&dev->dev, "ExternalFacingPort", &val))
|
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These root ports expose PCIe (including DMA) outside of the
|
|
|
|
* system so make sure we treat them and everything behind as
|
|
|
|
* untrusted.
|
|
|
|
*/
|
|
|
|
if (val)
|
|
|
|
dev->untrusted = 1;
|
|
|
|
}
|
|
|
|
|
2012-12-23 07:02:54 +08:00
|
|
|
static void pci_acpi_setup(struct device *dev)
|
2012-12-23 07:02:44 +08:00
|
|
|
{
|
|
|
|
struct pci_dev *pci_dev = to_pci_dev(dev);
|
2013-12-30 06:37:15 +08:00
|
|
|
struct acpi_device *adev = ACPI_COMPANION(dev);
|
2012-12-23 07:02:54 +08:00
|
|
|
|
2013-12-30 06:37:15 +08:00
|
|
|
if (!adev)
|
|
|
|
return;
|
|
|
|
|
2015-03-25 14:37:06 +08:00
|
|
|
pci_acpi_optimize_delay(pci_dev, adev->handle);
|
2018-08-16 17:28:48 +08:00
|
|
|
pci_acpi_set_untrusted(pci_dev);
|
2015-03-25 14:37:06 +08:00
|
|
|
|
2013-12-30 06:37:15 +08:00
|
|
|
pci_acpi_add_pm_notifier(adev, pci_dev);
|
|
|
|
if (!adev->wakeup.flags.valid)
|
2012-12-23 07:02:44 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
device_set_wakeup_capable(dev, true);
|
2018-09-28 05:54:13 +08:00
|
|
|
/*
|
|
|
|
* For bridges that can do D3 we enable wake automatically (as
|
|
|
|
* we do for the power management itself in that case). The
|
|
|
|
* reason is that the bridge may have additional methods such as
|
|
|
|
* _DSW that need to be called.
|
|
|
|
*/
|
|
|
|
if (pci_dev->bridge_d3)
|
|
|
|
device_wakeup_enable(dev);
|
|
|
|
|
2017-06-24 07:56:13 +08:00
|
|
|
acpi_pci_wakeup(pci_dev, false);
|
2012-12-23 07:02:44 +08:00
|
|
|
}
|
|
|
|
|
2012-12-23 07:02:54 +08:00
|
|
|
static void pci_acpi_cleanup(struct device *dev)
|
2012-12-23 07:02:44 +08:00
|
|
|
{
|
2013-12-30 06:37:15 +08:00
|
|
|
struct acpi_device *adev = ACPI_COMPANION(dev);
|
2018-09-28 05:54:13 +08:00
|
|
|
struct pci_dev *pci_dev = to_pci_dev(dev);
|
2013-12-30 06:37:15 +08:00
|
|
|
|
|
|
|
if (!adev)
|
|
|
|
return;
|
2012-12-23 07:02:44 +08:00
|
|
|
|
2013-12-30 06:37:15 +08:00
|
|
|
pci_acpi_remove_pm_notifier(adev);
|
2018-09-28 05:54:13 +08:00
|
|
|
if (adev->wakeup.flags.valid) {
|
|
|
|
if (pci_dev->bridge_d3)
|
|
|
|
device_wakeup_disable(dev);
|
|
|
|
|
2012-12-23 07:02:44 +08:00
|
|
|
device_set_wakeup_capable(dev, false);
|
2018-09-28 05:54:13 +08:00
|
|
|
}
|
2012-12-23 07:02:44 +08:00
|
|
|
}
|
|
|
|
|
2013-03-04 05:35:20 +08:00
|
|
|
static bool pci_acpi_bus_match(struct device *dev)
|
|
|
|
{
|
2013-12-05 19:52:53 +08:00
|
|
|
return dev_is_pci(dev);
|
2013-03-04 05:35:20 +08:00
|
|
|
}
|
|
|
|
|
2006-04-28 15:42:21 +08:00
|
|
|
static struct acpi_bus_type acpi_pci_bus = {
|
2013-03-04 05:35:20 +08:00
|
|
|
.name = "PCI",
|
|
|
|
.match = pci_acpi_bus_match,
|
2013-11-29 23:27:34 +08:00
|
|
|
.find_companion = acpi_pci_find_companion,
|
2012-12-23 07:02:54 +08:00
|
|
|
.setup = pci_acpi_setup,
|
|
|
|
.cleanup = pci_acpi_cleanup,
|
2005-03-19 07:53:36 +08:00
|
|
|
};
|
|
|
|
|
2015-12-11 00:55:27 +08:00
|
|
|
|
|
|
|
static struct fwnode_handle *(*pci_msi_get_fwnode_cb)(struct device *dev);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_msi_register_fwnode_provider - Register callback to retrieve fwnode
|
|
|
|
* @fn: Callback matching a device to a fwnode that identifies a PCI
|
|
|
|
* MSI domain.
|
|
|
|
*
|
|
|
|
* This should be called by irqchip driver, which is the parent of
|
|
|
|
* the MSI domain to provide callback interface to query fwnode.
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *))
|
|
|
|
{
|
|
|
|
pci_msi_get_fwnode_cb = fn;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* pci_host_bridge_acpi_msi_domain - Retrieve MSI domain of a PCI host bridge
|
|
|
|
* @bus: The PCI host bridge bus.
|
|
|
|
*
|
|
|
|
* This function uses the callback function registered by
|
|
|
|
* pci_msi_register_fwnode_provider() to retrieve the irq_domain with
|
|
|
|
* type DOMAIN_BUS_PCI_MSI of the specified host bridge bus.
|
|
|
|
* This returns NULL on error or when the domain is not found.
|
|
|
|
*/
|
|
|
|
struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus)
|
|
|
|
{
|
|
|
|
struct fwnode_handle *fwnode;
|
|
|
|
|
|
|
|
if (!pci_msi_get_fwnode_cb)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
fwnode = pci_msi_get_fwnode_cb(&bus->dev);
|
|
|
|
if (!fwnode)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return irq_find_matching_fwnode(fwnode, DOMAIN_BUS_PCI_MSI);
|
|
|
|
}
|
|
|
|
|
2006-04-28 15:42:21 +08:00
|
|
|
static int __init acpi_pci_init(void)
|
2005-03-19 07:53:36 +08:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2009-02-03 15:14:33 +08:00
|
|
|
if (acpi_gbl_FADT.boot_flags & ACPI_FADT_NO_MSI) {
|
2013-05-28 16:03:46 +08:00
|
|
|
pr_info("ACPI FADT declares the system doesn't support MSI, so disable it\n");
|
2007-04-25 11:05:12 +08:00
|
|
|
pci_no_msi();
|
|
|
|
}
|
2008-07-23 10:32:24 +08:00
|
|
|
|
2009-02-03 15:14:33 +08:00
|
|
|
if (acpi_gbl_FADT.boot_flags & ACPI_FADT_NO_ASPM) {
|
2013-05-28 16:03:46 +08:00
|
|
|
pr_info("ACPI FADT declares the system doesn't support PCIe ASPM, so disable it\n");
|
2008-07-23 10:32:24 +08:00
|
|
|
pcie_no_aspm();
|
|
|
|
}
|
|
|
|
|
2006-04-28 15:42:21 +08:00
|
|
|
ret = register_acpi_bus_type(&acpi_pci_bus);
|
2005-03-19 07:53:36 +08:00
|
|
|
if (ret)
|
|
|
|
return 0;
|
2013-04-12 13:44:24 +08:00
|
|
|
|
2008-07-07 09:32:02 +08:00
|
|
|
pci_set_platform_pm(&acpi_pci_platform_pm);
|
2013-04-12 13:44:24 +08:00
|
|
|
acpi_pci_slot_init();
|
2013-04-12 13:44:26 +08:00
|
|
|
acpiphp_init();
|
2013-04-12 13:44:24 +08:00
|
|
|
|
2005-03-19 07:53:36 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2006-04-28 15:42:21 +08:00
|
|
|
arch_initcall(acpi_pci_init);
|