2007-05-08 15:31:22 +08:00
|
|
|
/*
|
|
|
|
* 1-wire busmaster driver for DS1WM and ASICs with embedded DS1WMs
|
|
|
|
* such as HP iPAQs (including h5xxx, h2200, and devices with ASIC3
|
|
|
|
* like hx4700).
|
|
|
|
*
|
|
|
|
* Copyright (c) 2004-2005, Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>
|
|
|
|
* Copyright (c) 2004-2007, Matt Reimer <mreimer@vpop.net>
|
|
|
|
*
|
|
|
|
* Use consistent with the GNU GPL is permitted,
|
|
|
|
* provided that this copyright notice is
|
|
|
|
* preserved in its entirety in all copies and derived works.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/pm.h>
|
|
|
|
#include <linux/platform_device.h>
|
2008-03-05 06:28:43 +08:00
|
|
|
#include <linux/err.h>
|
2007-05-08 15:31:22 +08:00
|
|
|
#include <linux/delay.h>
|
2009-02-17 17:06:41 +08:00
|
|
|
#include <linux/mfd/core.h>
|
|
|
|
#include <linux/mfd/ds1wm.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
#include "../w1.h"
|
|
|
|
#include "../w1_int.h"
|
|
|
|
|
|
|
|
|
|
|
|
#define DS1WM_CMD 0x00 /* R/W 4 bits command */
|
|
|
|
#define DS1WM_DATA 0x01 /* R/W 8 bits, transmit/receive buffer */
|
|
|
|
#define DS1WM_INT 0x02 /* R/W interrupt status */
|
|
|
|
#define DS1WM_INT_EN 0x03 /* R/W interrupt enable */
|
|
|
|
#define DS1WM_CLKDIV 0x04 /* R/W 5 bits of divisor and pre-scale */
|
2011-05-27 07:26:02 +08:00
|
|
|
#define DS1WM_CNTRL 0x05 /* R/W master control register (not used yet) */
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
#define DS1WM_CMD_1W_RESET (1 << 0) /* force reset on 1-wire bus */
|
|
|
|
#define DS1WM_CMD_SRA (1 << 1) /* enable Search ROM accelerator mode */
|
|
|
|
#define DS1WM_CMD_DQ_OUTPUT (1 << 2) /* write only - forces bus low */
|
|
|
|
#define DS1WM_CMD_DQ_INPUT (1 << 3) /* read only - reflects state of bus */
|
|
|
|
#define DS1WM_CMD_RST (1 << 5) /* software reset */
|
|
|
|
#define DS1WM_CMD_OD (1 << 7) /* overdrive */
|
|
|
|
|
|
|
|
#define DS1WM_INT_PD (1 << 0) /* presence detect */
|
|
|
|
#define DS1WM_INT_PDR (1 << 1) /* presence detect result */
|
|
|
|
#define DS1WM_INT_TBE (1 << 2) /* tx buffer empty */
|
|
|
|
#define DS1WM_INT_TSRE (1 << 3) /* tx shift register empty */
|
|
|
|
#define DS1WM_INT_RBF (1 << 4) /* rx buffer full */
|
|
|
|
#define DS1WM_INT_RSRF (1 << 5) /* rx shift register full */
|
|
|
|
|
|
|
|
#define DS1WM_INTEN_EPD (1 << 0) /* enable presence detect int */
|
|
|
|
#define DS1WM_INTEN_IAS (1 << 1) /* INTR active state */
|
|
|
|
#define DS1WM_INTEN_ETBE (1 << 2) /* enable tx buffer empty int */
|
|
|
|
#define DS1WM_INTEN_ETMT (1 << 3) /* enable tx shift register empty int */
|
|
|
|
#define DS1WM_INTEN_ERBF (1 << 4) /* enable rx buffer full int */
|
|
|
|
#define DS1WM_INTEN_ERSRF (1 << 5) /* enable rx shift register full int */
|
|
|
|
#define DS1WM_INTEN_DQO (1 << 6) /* enable direct bus driving ops */
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
#define DS1WM_INTEN_NOT_IAS (~DS1WM_INTEN_IAS) /* all but INTR active state */
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
#define DS1WM_TIMEOUT (HZ * 5)
|
|
|
|
|
|
|
|
static struct {
|
|
|
|
unsigned long freq;
|
|
|
|
unsigned long divisor;
|
|
|
|
} freq[] = {
|
2011-05-27 07:26:02 +08:00
|
|
|
{ 1000000, 0x80 },
|
|
|
|
{ 2000000, 0x84 },
|
|
|
|
{ 3000000, 0x81 },
|
|
|
|
{ 4000000, 0x88 },
|
|
|
|
{ 5000000, 0x82 },
|
|
|
|
{ 6000000, 0x85 },
|
|
|
|
{ 7000000, 0x83 },
|
|
|
|
{ 8000000, 0x8c },
|
|
|
|
{ 10000000, 0x86 },
|
|
|
|
{ 12000000, 0x89 },
|
|
|
|
{ 14000000, 0x87 },
|
|
|
|
{ 16000000, 0x90 },
|
|
|
|
{ 20000000, 0x8a },
|
|
|
|
{ 24000000, 0x8d },
|
|
|
|
{ 28000000, 0x8b },
|
|
|
|
{ 32000000, 0x94 },
|
|
|
|
{ 40000000, 0x8e },
|
|
|
|
{ 48000000, 0x91 },
|
|
|
|
{ 56000000, 0x8f },
|
|
|
|
{ 64000000, 0x98 },
|
|
|
|
{ 80000000, 0x92 },
|
|
|
|
{ 96000000, 0x95 },
|
|
|
|
{ 112000000, 0x93 },
|
|
|
|
{ 128000000, 0x9c },
|
|
|
|
/* you can continue this table, consult the OPERATION - CLOCK DIVISOR
|
|
|
|
section of the ds1wm spec sheet. */
|
2007-05-08 15:31:22 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
struct ds1wm_data {
|
2011-05-27 07:26:02 +08:00
|
|
|
void __iomem *map;
|
|
|
|
int bus_shift; /* # of shifts to calc register offsets */
|
2007-05-08 15:31:22 +08:00
|
|
|
struct platform_device *pdev;
|
2011-05-27 07:26:02 +08:00
|
|
|
const struct mfd_cell *cell;
|
|
|
|
int irq;
|
|
|
|
int slave_present;
|
|
|
|
void *reset_complete;
|
|
|
|
void *read_complete;
|
|
|
|
void *write_complete;
|
|
|
|
int read_error;
|
|
|
|
/* last byte received */
|
|
|
|
u8 read_byte;
|
|
|
|
/* byte to write that makes all intr disabled, */
|
|
|
|
/* considering active_state (IAS) (optimization) */
|
|
|
|
u8 int_en_reg_none;
|
2007-05-08 15:31:22 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static inline void ds1wm_write_register(struct ds1wm_data *ds1wm_data, u32 reg,
|
|
|
|
u8 val)
|
|
|
|
{
|
2008-03-05 06:28:44 +08:00
|
|
|
__raw_writeb(val, ds1wm_data->map + (reg << ds1wm_data->bus_shift));
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8 ds1wm_read_register(struct ds1wm_data *ds1wm_data, u32 reg)
|
|
|
|
{
|
2008-03-05 06:28:44 +08:00
|
|
|
return __raw_readb(ds1wm_data->map + (reg << ds1wm_data->bus_shift));
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static irqreturn_t ds1wm_isr(int isr, void *data)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = data;
|
2011-05-27 07:26:02 +08:00
|
|
|
u8 intr;
|
|
|
|
u8 inten = ds1wm_read_register(ds1wm_data, DS1WM_INT_EN);
|
|
|
|
/* if no bits are set in int enable register (except the IAS)
|
|
|
|
than go no further, reading the regs below has side effects */
|
|
|
|
if (!(inten & DS1WM_INTEN_NOT_IAS))
|
|
|
|
return IRQ_NONE;
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_write_register(ds1wm_data,
|
|
|
|
DS1WM_INT_EN, ds1wm_data->int_en_reg_none);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
/* this read action clears the INTR and certain flags in ds1wm */
|
|
|
|
intr = ds1wm_read_register(ds1wm_data, DS1WM_INT);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_data->slave_present = (intr & DS1WM_INT_PDR) ? 0 : 1;
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
if ((intr & DS1WM_INT_TSRE) && ds1wm_data->write_complete) {
|
|
|
|
inten &= ~DS1WM_INTEN_ETMT;
|
|
|
|
complete(ds1wm_data->write_complete);
|
|
|
|
}
|
2007-05-08 15:31:22 +08:00
|
|
|
if (intr & DS1WM_INT_RBF) {
|
2011-05-27 07:26:02 +08:00
|
|
|
/* this read clears the RBF flag */
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_data->read_byte = ds1wm_read_register(ds1wm_data,
|
2011-05-27 07:26:02 +08:00
|
|
|
DS1WM_DATA);
|
|
|
|
inten &= ~DS1WM_INTEN_ERBF;
|
2007-05-08 15:31:22 +08:00
|
|
|
if (ds1wm_data->read_complete)
|
|
|
|
complete(ds1wm_data->read_complete);
|
|
|
|
}
|
2011-05-27 07:26:02 +08:00
|
|
|
if ((intr & DS1WM_INT_PD) && ds1wm_data->reset_complete) {
|
|
|
|
inten &= ~DS1WM_INTEN_EPD;
|
|
|
|
complete(ds1wm_data->reset_complete);
|
|
|
|
}
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, inten);
|
2007-05-08 15:31:22 +08:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ds1wm_reset(struct ds1wm_data *ds1wm_data)
|
|
|
|
{
|
|
|
|
unsigned long timeleft;
|
|
|
|
DECLARE_COMPLETION_ONSTACK(reset_done);
|
|
|
|
|
|
|
|
ds1wm_data->reset_complete = &reset_done;
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
/* enable Presence detect only */
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, DS1WM_INTEN_EPD |
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_data->int_en_reg_none);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_1W_RESET);
|
|
|
|
|
|
|
|
timeleft = wait_for_completion_timeout(&reset_done, DS1WM_TIMEOUT);
|
|
|
|
ds1wm_data->reset_complete = NULL;
|
|
|
|
if (!timeleft) {
|
2011-05-27 07:26:02 +08:00
|
|
|
dev_err(&ds1wm_data->pdev->dev, "reset failed, timed out\n");
|
2008-03-05 06:28:44 +08:00
|
|
|
return 1;
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!ds1wm_data->slave_present) {
|
2008-03-05 06:28:44 +08:00
|
|
|
dev_dbg(&ds1wm_data->pdev->dev, "reset: no devices found\n");
|
|
|
|
return 1;
|
|
|
|
}
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2008-03-05 06:28:44 +08:00
|
|
|
return 0;
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int ds1wm_write(struct ds1wm_data *ds1wm_data, u8 data)
|
|
|
|
{
|
2011-05-27 07:26:02 +08:00
|
|
|
unsigned long timeleft;
|
2007-05-08 15:31:22 +08:00
|
|
|
DECLARE_COMPLETION_ONSTACK(write_done);
|
|
|
|
ds1wm_data->write_complete = &write_done;
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
|
|
|
|
ds1wm_data->int_en_reg_none | DS1WM_INTEN_ETMT);
|
|
|
|
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_DATA, data);
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
timeleft = wait_for_completion_timeout(&write_done, DS1WM_TIMEOUT);
|
|
|
|
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_data->write_complete = NULL;
|
2011-05-27 07:26:02 +08:00
|
|
|
if (!timeleft) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev, "write failed, timed out\n");
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
static u8 ds1wm_read(struct ds1wm_data *ds1wm_data, unsigned char write_data)
|
2007-05-08 15:31:22 +08:00
|
|
|
{
|
2011-05-27 07:26:02 +08:00
|
|
|
unsigned long timeleft;
|
|
|
|
u8 intEnable = DS1WM_INTEN_ERBF | ds1wm_data->int_en_reg_none;
|
2007-05-08 15:31:22 +08:00
|
|
|
DECLARE_COMPLETION_ONSTACK(read_done);
|
2011-05-27 07:26:02 +08:00
|
|
|
|
|
|
|
ds1wm_read_register(ds1wm_data, DS1WM_DATA);
|
|
|
|
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_data->read_complete = &read_done;
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_INT_EN, intEnable);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_DATA, write_data);
|
|
|
|
timeleft = wait_for_completion_timeout(&read_done, DS1WM_TIMEOUT);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_data->read_complete = NULL;
|
|
|
|
if (!timeleft) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev, "read failed, timed out\n");
|
|
|
|
ds1wm_data->read_error = -ETIMEDOUT;
|
|
|
|
return 0xFF;
|
|
|
|
}
|
|
|
|
ds1wm_data->read_error = 0;
|
2007-05-08 15:31:22 +08:00
|
|
|
return ds1wm_data->read_byte;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ds1wm_find_divisor(int gclk)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
for (i = ARRAY_SIZE(freq)-1; i >= 0; --i)
|
|
|
|
if (gclk >= freq[i].freq)
|
2007-05-08 15:31:22 +08:00
|
|
|
return freq[i].divisor;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ds1wm_up(struct ds1wm_data *ds1wm_data)
|
|
|
|
{
|
2009-02-17 17:09:19 +08:00
|
|
|
int divisor;
|
2011-04-06 17:41:03 +08:00
|
|
|
struct ds1wm_driver_data *plat = ds1wm_data->pdev->dev.platform_data;
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2009-02-17 17:06:41 +08:00
|
|
|
if (ds1wm_data->cell->enable)
|
|
|
|
ds1wm_data->cell->enable(ds1wm_data->pdev);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2009-02-17 17:09:19 +08:00
|
|
|
divisor = ds1wm_find_divisor(plat->clock_rate);
|
2011-05-27 07:26:02 +08:00
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"found divisor 0x%x for clock %d\n", divisor, plat->clock_rate);
|
2007-05-08 15:31:22 +08:00
|
|
|
if (divisor == 0) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev,
|
2009-02-17 17:09:19 +08:00
|
|
|
"no suitable divisor for %dHz clock\n",
|
|
|
|
plat->clock_rate);
|
2007-05-08 15:31:22 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_CLKDIV, divisor);
|
|
|
|
|
|
|
|
/* Let the w1 clock stabilize. */
|
|
|
|
msleep(1);
|
|
|
|
|
|
|
|
ds1wm_reset(ds1wm_data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ds1wm_down(struct ds1wm_data *ds1wm_data)
|
|
|
|
{
|
|
|
|
ds1wm_reset(ds1wm_data);
|
|
|
|
|
|
|
|
/* Disable interrupts. */
|
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_INT_EN,
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_data->int_en_reg_none);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2009-02-17 17:06:41 +08:00
|
|
|
if (ds1wm_data->cell->disable)
|
|
|
|
ds1wm_data->cell->disable(ds1wm_data->pdev);
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* --------------------------------------------------------------------- */
|
|
|
|
/* w1 methods */
|
|
|
|
|
|
|
|
static u8 ds1wm_read_byte(void *data)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = data;
|
|
|
|
|
|
|
|
return ds1wm_read(ds1wm_data, 0xff);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ds1wm_write_byte(void *data, u8 byte)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = data;
|
|
|
|
|
|
|
|
ds1wm_write(ds1wm_data, byte);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u8 ds1wm_reset_bus(void *data)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = data;
|
|
|
|
|
|
|
|
ds1wm_reset(ds1wm_data);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-10-16 13:04:38 +08:00
|
|
|
static void ds1wm_search(void *data, struct w1_master *master_dev,
|
|
|
|
u8 search_type, w1_slave_found_callback slave_found)
|
2007-05-08 15:31:22 +08:00
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = data;
|
|
|
|
int i;
|
2011-05-27 07:26:02 +08:00
|
|
|
int ms_discrep_bit = -1;
|
|
|
|
u64 r = 0; /* holds the progress of the search */
|
|
|
|
u64 r_prime, d;
|
|
|
|
unsigned slaves_found = 0;
|
|
|
|
unsigned int pass = 0;
|
|
|
|
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev, "search begin\n");
|
|
|
|
while (true) {
|
|
|
|
++pass;
|
|
|
|
if (pass > 100) {
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"too many attempts (100), search aborted\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ds1wm_reset(ds1wm_data)) {
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d reset error (or no slaves)\n", pass);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d r : %0#18llx writing SEARCH_ROM\n", pass, r);
|
|
|
|
ds1wm_write(ds1wm_data, search_type);
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d entering ASM\n", pass);
|
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_CMD, DS1WM_CMD_SRA);
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d begining nibble loop\n", pass);
|
|
|
|
|
|
|
|
r_prime = 0;
|
|
|
|
d = 0;
|
|
|
|
/* we work one nibble at a time */
|
|
|
|
/* each nibble is interleaved to form a byte */
|
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
|
|
|
|
unsigned char resp, _r, _r_prime, _d;
|
|
|
|
|
|
|
|
_r = (r >> (4*i)) & 0xf;
|
|
|
|
_r = ((_r & 0x1) << 1) |
|
|
|
|
((_r & 0x2) << 2) |
|
|
|
|
((_r & 0x4) << 3) |
|
|
|
|
((_r & 0x8) << 4);
|
|
|
|
|
|
|
|
/* writes _r, then reads back: */
|
|
|
|
resp = ds1wm_read(ds1wm_data, _r);
|
|
|
|
|
|
|
|
if (ds1wm_data->read_error) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d nibble: %d read error\n", pass, i);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
_r_prime = ((resp & 0x02) >> 1) |
|
|
|
|
((resp & 0x08) >> 2) |
|
|
|
|
((resp & 0x20) >> 3) |
|
|
|
|
((resp & 0x80) >> 4);
|
|
|
|
|
|
|
|
_d = ((resp & 0x01) >> 0) |
|
|
|
|
((resp & 0x04) >> 1) |
|
|
|
|
((resp & 0x10) >> 2) |
|
|
|
|
((resp & 0x40) >> 3);
|
|
|
|
|
|
|
|
r_prime |= (unsigned long long) _r_prime << (i * 4);
|
|
|
|
d |= (unsigned long long) _d << (i * 4);
|
|
|
|
|
|
|
|
}
|
|
|
|
if (ds1wm_data->read_error) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d read error, retrying\n", pass);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d r\': %0#18llx d:%0#18llx\n",
|
|
|
|
pass, r_prime, d);
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d nibble loop complete, exiting ASM\n", pass);
|
|
|
|
ds1wm_write_register(ds1wm_data, DS1WM_CMD, ~DS1WM_CMD_SRA);
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d resetting bus\n", pass);
|
|
|
|
ds1wm_reset(ds1wm_data);
|
|
|
|
if ((r_prime & ((u64)1 << 63)) && (d & ((u64)1 << 63))) {
|
|
|
|
dev_err(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d bus error, retrying\n", pass);
|
|
|
|
continue; /* start over */
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d found %0#18llx\n", pass, r_prime);
|
|
|
|
slave_found(master_dev, r_prime);
|
|
|
|
++slaves_found;
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d complete, preparing next pass\n", pass);
|
|
|
|
|
|
|
|
/* any discrepency found which we already choose the
|
|
|
|
'1' branch is now is now irrelevant we reveal the
|
|
|
|
next branch with this: */
|
|
|
|
d &= ~r;
|
|
|
|
/* find last bit set, i.e. the most signif. bit set */
|
|
|
|
ms_discrep_bit = fls64(d) - 1;
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d new d:%0#18llx MS discrep bit:%d\n",
|
|
|
|
pass, d, ms_discrep_bit);
|
|
|
|
|
|
|
|
/* prev_ms_discrep_bit = ms_discrep_bit;
|
|
|
|
prepare for next ROM search: */
|
|
|
|
if (ms_discrep_bit == -1)
|
|
|
|
break;
|
|
|
|
|
|
|
|
r = (r & ~(~0ull << (ms_discrep_bit))) | 1 << ms_discrep_bit;
|
|
|
|
} /* end while true */
|
|
|
|
dev_dbg(&ds1wm_data->pdev->dev,
|
|
|
|
"pass: %d total: %d search done ms d bit pos: %d\n", pass,
|
|
|
|
slaves_found, ms_discrep_bit);
|
2007-05-08 15:31:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* --------------------------------------------------------------------- */
|
|
|
|
|
|
|
|
static struct w1_bus_master ds1wm_master = {
|
|
|
|
.read_byte = ds1wm_read_byte,
|
|
|
|
.write_byte = ds1wm_write_byte,
|
|
|
|
.reset_bus = ds1wm_reset_bus,
|
|
|
|
.search = ds1wm_search,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int ds1wm_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data;
|
2009-02-17 17:06:41 +08:00
|
|
|
struct ds1wm_driver_data *plat;
|
2007-05-08 15:31:22 +08:00
|
|
|
struct resource *res;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!pdev)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2008-03-05 06:28:44 +08:00
|
|
|
ds1wm_data = kzalloc(sizeof(*ds1wm_data), GFP_KERNEL);
|
2007-05-08 15:31:22 +08:00
|
|
|
if (!ds1wm_data)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
platform_set_drvdata(pdev, ds1wm_data);
|
|
|
|
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res) {
|
|
|
|
ret = -ENXIO;
|
|
|
|
goto err0;
|
|
|
|
}
|
2009-02-17 17:06:41 +08:00
|
|
|
ds1wm_data->map = ioremap(res->start, resource_size(res));
|
2007-05-08 15:31:22 +08:00
|
|
|
if (!ds1wm_data->map) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err0;
|
|
|
|
}
|
2009-02-17 17:06:41 +08:00
|
|
|
|
|
|
|
/* calculate bus shift from mem resource */
|
|
|
|
ds1wm_data->bus_shift = resource_size(res) >> 3;
|
|
|
|
|
2007-05-08 15:31:22 +08:00
|
|
|
ds1wm_data->pdev = pdev;
|
2011-03-02 05:55:07 +08:00
|
|
|
ds1wm_data->cell = mfd_get_cell(pdev);
|
2011-04-06 17:41:03 +08:00
|
|
|
if (!ds1wm_data->cell) {
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
plat = pdev->dev.platform_data;
|
|
|
|
if (!plat) {
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto err1;
|
|
|
|
}
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
|
|
|
|
if (!res) {
|
|
|
|
ret = -ENXIO;
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
ds1wm_data->irq = res->start;
|
2011-05-27 07:26:02 +08:00
|
|
|
ds1wm_data->int_en_reg_none = (plat->active_high ? DS1WM_INTEN_IAS : 0);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2008-02-07 16:13:22 +08:00
|
|
|
if (res->flags & IORESOURCE_IRQ_HIGHEDGE)
|
2011-03-28 23:49:12 +08:00
|
|
|
irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_RISING);
|
2008-02-07 16:13:22 +08:00
|
|
|
if (res->flags & IORESOURCE_IRQ_LOWEDGE)
|
2011-03-28 23:49:12 +08:00
|
|
|
irq_set_irq_type(ds1wm_data->irq, IRQ_TYPE_EDGE_FALLING);
|
2007-05-08 15:31:22 +08:00
|
|
|
|
2011-05-27 07:26:02 +08:00
|
|
|
ret = request_irq(ds1wm_data->irq, ds1wm_isr,
|
|
|
|
IRQF_DISABLED | IRQF_SHARED, "ds1wm", ds1wm_data);
|
2007-05-08 15:31:22 +08:00
|
|
|
if (ret)
|
|
|
|
goto err1;
|
|
|
|
|
|
|
|
ds1wm_up(ds1wm_data);
|
|
|
|
|
|
|
|
ds1wm_master.data = (void *)ds1wm_data;
|
|
|
|
|
|
|
|
ret = w1_add_master_device(&ds1wm_master);
|
|
|
|
if (ret)
|
2009-02-17 17:09:19 +08:00
|
|
|
goto err2;
|
2007-05-08 15:31:22 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err2:
|
2009-02-17 17:09:19 +08:00
|
|
|
ds1wm_down(ds1wm_data);
|
2007-05-08 15:31:22 +08:00
|
|
|
free_irq(ds1wm_data->irq, ds1wm_data);
|
|
|
|
err1:
|
|
|
|
iounmap(ds1wm_data->map);
|
|
|
|
err0:
|
|
|
|
kfree(ds1wm_data);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int ds1wm_suspend(struct platform_device *pdev, pm_message_t state)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
ds1wm_down(ds1wm_data);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ds1wm_resume(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
ds1wm_up(ds1wm_data);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define ds1wm_suspend NULL
|
|
|
|
#define ds1wm_resume NULL
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static int ds1wm_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct ds1wm_data *ds1wm_data = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
w1_remove_master_device(&ds1wm_master);
|
|
|
|
ds1wm_down(ds1wm_data);
|
|
|
|
free_irq(ds1wm_data->irq, ds1wm_data);
|
|
|
|
iounmap(ds1wm_data->map);
|
|
|
|
kfree(ds1wm_data);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver ds1wm_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "ds1wm",
|
|
|
|
},
|
|
|
|
.probe = ds1wm_probe,
|
|
|
|
.remove = ds1wm_remove,
|
|
|
|
.suspend = ds1wm_suspend,
|
|
|
|
.resume = ds1wm_resume
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init ds1wm_init(void)
|
|
|
|
{
|
|
|
|
printk("DS1WM w1 busmaster driver - (c) 2004 Szabolcs Gyurko\n");
|
|
|
|
return platform_driver_register(&ds1wm_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit ds1wm_exit(void)
|
|
|
|
{
|
|
|
|
platform_driver_unregister(&ds1wm_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(ds1wm_init);
|
|
|
|
module_exit(ds1wm_exit);
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_AUTHOR("Szabolcs Gyurko <szabolcs.gyurko@tlt.hu>, "
|
2011-05-27 07:26:02 +08:00
|
|
|
"Matt Reimer <mreimer@vpop.net>,"
|
|
|
|
"Jean-Francois Dagenais <dagenaisj@sonatest.com>");
|
2007-05-08 15:31:22 +08:00
|
|
|
MODULE_DESCRIPTION("DS1WM w1 busmaster driver");
|