2005-04-17 06:20:36 +08:00
|
|
|
#ifndef __ASM_APIC_H
|
|
|
|
#define __ASM_APIC_H
|
|
|
|
|
|
|
|
#include <linux/pm.h>
|
[PATCH] x86-64: safe_apic_wait_icr_idle - x86_64
apic_wait_icr_idle looks like this:
static __inline__ void apic_wait_icr_idle(void)
{
while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
cpu_relax();
}
The busy loop in this function would not be problematic if the
corresponding status bit in the ICR were always updated, but that does
not seem to be the case under certain crash scenarios. Kdump uses an IPI
to stop the other CPUs in the event of a crash, but when any of the
other CPUs are locked-up inside the NMI handler the CPU that sends the
IPI will end up looping forever in the ICR check, effectively
hard-locking the whole system.
Quoting from Intel's "MultiProcessor Specification" (Version 1.4), B-3:
"A local APIC unit indicates successful dispatch of an IPI by
resetting the Delivery Status bit in the Interrupt Command
Register (ICR). The operating system polls the delivery status
bit after sending an INIT or STARTUP IPI until the command has
been dispatched.
A period of 20 microseconds should be sufficient for IPI dispatch
to complete under normal operating conditions. If the IPI is not
successfully dispatched, the operating system can abort the
command. Alternatively, the operating system can retry the IPI by
writing the lower 32-bit double word of the ICR. This “time-out”
mechanism can be implemented through an external interrupt, if
interrupts are enabled on the processor, or through execution of
an instruction or time-stamp counter spin loop."
Intel's documentation suggests the implementation of a time-out
mechanism, which, by the way, is already being open-coded in some parts
of the kernel that tinker with ICR.
Create a apic_wait_icr_idle replacement that implements the time-out
mechanism and that can be used to solve the aforementioned problem.
AK: moved both functions out of line
AK: Added improved loop from Keith Owens
Signed-off-by: Fernando Luis Vazquez Cao <fernando@oss.ntt.co.jp>
Signed-off-by: Andi Kleen <ak@suse.de>
2007-05-03 01:27:17 +08:00
|
|
|
#include <linux/delay.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <asm/fixmap.h>
|
|
|
|
#include <asm/apicdef.h>
|
|
|
|
#include <asm/system.h>
|
|
|
|
|
|
|
|
#define Dprintk(x...)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Debugging macros
|
|
|
|
*/
|
|
|
|
#define APIC_QUIET 0
|
|
|
|
#define APIC_VERBOSE 1
|
|
|
|
#define APIC_DEBUG 2
|
|
|
|
|
|
|
|
extern int apic_verbosity;
|
2006-02-04 04:50:50 +08:00
|
|
|
extern int apic_runs_main_timer;
|
2006-09-26 16:52:32 +08:00
|
|
|
extern int ioapic_force;
|
2007-10-13 05:04:07 +08:00
|
|
|
extern int disable_apic_timer;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Define the default level of output to be very little
|
|
|
|
* This can be turned up by using apic=verbose for more
|
|
|
|
* information and apic=debug for _lots_ of information.
|
|
|
|
* apic_verbosity is defined in apic.c
|
|
|
|
*/
|
|
|
|
#define apic_printk(v, s, a...) do { \
|
|
|
|
if ((v) <= apic_verbosity) \
|
|
|
|
printk(s, ##a); \
|
|
|
|
} while (0)
|
|
|
|
|
|
|
|
struct pt_regs;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Basic functions accessing APICs.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static __inline void apic_write(unsigned long reg, unsigned int v)
|
|
|
|
{
|
|
|
|
*((volatile unsigned int *)(APIC_BASE+reg)) = v;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __inline unsigned int apic_read(unsigned long reg)
|
|
|
|
{
|
|
|
|
return *((volatile unsigned int *)(APIC_BASE+reg));
|
|
|
|
}
|
|
|
|
|
[PATCH] x86-64: safe_apic_wait_icr_idle - x86_64
apic_wait_icr_idle looks like this:
static __inline__ void apic_wait_icr_idle(void)
{
while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
cpu_relax();
}
The busy loop in this function would not be problematic if the
corresponding status bit in the ICR were always updated, but that does
not seem to be the case under certain crash scenarios. Kdump uses an IPI
to stop the other CPUs in the event of a crash, but when any of the
other CPUs are locked-up inside the NMI handler the CPU that sends the
IPI will end up looping forever in the ICR check, effectively
hard-locking the whole system.
Quoting from Intel's "MultiProcessor Specification" (Version 1.4), B-3:
"A local APIC unit indicates successful dispatch of an IPI by
resetting the Delivery Status bit in the Interrupt Command
Register (ICR). The operating system polls the delivery status
bit after sending an INIT or STARTUP IPI until the command has
been dispatched.
A period of 20 microseconds should be sufficient for IPI dispatch
to complete under normal operating conditions. If the IPI is not
successfully dispatched, the operating system can abort the
command. Alternatively, the operating system can retry the IPI by
writing the lower 32-bit double word of the ICR. This “time-out”
mechanism can be implemented through an external interrupt, if
interrupts are enabled on the processor, or through execution of
an instruction or time-stamp counter spin loop."
Intel's documentation suggests the implementation of a time-out
mechanism, which, by the way, is already being open-coded in some parts
of the kernel that tinker with ICR.
Create a apic_wait_icr_idle replacement that implements the time-out
mechanism and that can be used to solve the aforementioned problem.
AK: moved both functions out of line
AK: Added improved loop from Keith Owens
Signed-off-by: Fernando Luis Vazquez Cao <fernando@oss.ntt.co.jp>
Signed-off-by: Andi Kleen <ak@suse.de>
2007-05-03 01:27:17 +08:00
|
|
|
extern void apic_wait_icr_idle(void);
|
|
|
|
extern unsigned int safe_apic_wait_icr_idle(void);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
static inline void ack_APIC_irq(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* ack_APIC_irq() actually gets compiled as a single instruction:
|
|
|
|
* - a single rmw on Pentium/82489DX
|
|
|
|
* - a single write on P6+ cores (CONFIG_X86_GOOD_APIC)
|
|
|
|
* ... yummie.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Docs say use 0 for future compatibility */
|
2006-01-12 05:46:51 +08:00
|
|
|
apic_write(APIC_EOI, 0);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
extern int get_maxlvt (void);
|
|
|
|
extern void clear_local_APIC (void);
|
|
|
|
extern void connect_bsp_APIC (void);
|
2005-06-26 05:57:45 +08:00
|
|
|
extern void disconnect_bsp_APIC (int virt_wire_setup);
|
2005-04-17 06:20:36 +08:00
|
|
|
extern void disable_local_APIC (void);
|
2007-10-20 09:21:11 +08:00
|
|
|
extern void lapic_shutdown (void);
|
2005-04-17 06:20:36 +08:00
|
|
|
extern int verify_local_APIC (void);
|
|
|
|
extern void cache_APIC_registers (void);
|
|
|
|
extern void sync_Arb_IDs (void);
|
|
|
|
extern void init_bsp_APIC (void);
|
|
|
|
extern void setup_local_APIC (void);
|
|
|
|
extern void init_apic_mappings (void);
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 21:55:46 +08:00
|
|
|
extern void smp_local_timer_interrupt (void);
|
2005-04-17 06:20:36 +08:00
|
|
|
extern void setup_boot_APIC_clock (void);
|
|
|
|
extern void setup_secondary_APIC_clock (void);
|
|
|
|
extern int APIC_init_uniprocessor (void);
|
2007-05-03 01:27:04 +08:00
|
|
|
extern void setup_apic_routing(void);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-07-21 23:10:14 +08:00
|
|
|
extern void setup_APIC_extended_lvt(unsigned char lvt_off, unsigned char vector,
|
|
|
|
unsigned char msg_type, unsigned char mask);
|
2006-06-26 19:58:47 +08:00
|
|
|
|
2007-07-21 23:10:09 +08:00
|
|
|
extern int apic_is_clustered_box(void);
|
|
|
|
|
2006-06-26 19:58:47 +08:00
|
|
|
#define K8_APIC_EXT_LVT_BASE 0x500
|
|
|
|
#define K8_APIC_EXT_INT_MSG_FIX 0x0
|
|
|
|
#define K8_APIC_EXT_INT_MSG_SMI 0x2
|
|
|
|
#define K8_APIC_EXT_INT_MSG_NMI 0x4
|
|
|
|
#define K8_APIC_EXT_INT_MSG_EXT 0x7
|
|
|
|
#define K8_APIC_EXT_LVT_ENTRY_THRESHOLD 0
|
|
|
|
|
2006-01-12 05:44:24 +08:00
|
|
|
#define ARCH_APICTIMER_STOPS_ON_C3 1
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
extern unsigned boot_cpu_id;
|
2007-03-24 02:32:31 +08:00
|
|
|
extern int local_apic_timer_c2_ok;
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#endif /* __ASM_APIC_H */
|