2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2011-11-06 01:38:32 +08:00
|
|
|
* linux/arch/arm/mach-clps711x/core.c
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
2011-11-06 01:38:32 +08:00
|
|
|
* Core support for the CLPS711x-based machines.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2001,2011 Deep Blue Solutions Ltd
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
2012-08-22 00:59:35 +08:00
|
|
|
#include <linux/io.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include <linux/init.h>
|
2011-11-06 01:38:32 +08:00
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irq.h>
|
2012-08-22 00:59:35 +08:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
#include <linux/clk-provider.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2011-11-06 01:38:32 +08:00
|
|
|
#include <asm/sizes.h>
|
|
|
|
#include <asm/mach/map.h>
|
|
|
|
#include <asm/mach/time.h>
|
2012-03-29 01:30:01 +08:00
|
|
|
#include <asm/system_misc.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2012-08-22 00:59:35 +08:00
|
|
|
#include <mach/hardware.h>
|
|
|
|
|
|
|
|
static struct clk *clk_pll, *clk_bus, *clk_uart, *clk_timerl, *clk_timerh,
|
|
|
|
*clk_tint, *clk_spi;
|
|
|
|
static unsigned long latch;
|
|
|
|
|
2011-11-06 01:38:32 +08:00
|
|
|
/*
|
|
|
|
* This maps the generic CLPS711x registers
|
|
|
|
*/
|
|
|
|
static struct map_desc clps711x_io_desc[] __initdata = {
|
|
|
|
{
|
2012-05-06 13:21:57 +08:00
|
|
|
.virtual = (unsigned long)CLPS711X_VIRT_BASE,
|
|
|
|
.pfn = __phys_to_pfn(CLPS711X_PHYS_BASE),
|
2011-11-06 01:38:32 +08:00
|
|
|
.length = SZ_1M,
|
|
|
|
.type = MT_DEVICE
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
void __init clps711x_map_io(void)
|
|
|
|
{
|
|
|
|
iotable_init(clps711x_io_desc, ARRAY_SIZE(clps711x_io_desc));
|
|
|
|
}
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int1_mask(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
u32 intmr1;
|
|
|
|
|
|
|
|
intmr1 = clps_readl(INTMR1);
|
2010-11-29 17:26:56 +08:00
|
|
|
intmr1 &= ~(1 << d->irq);
|
2005-04-17 06:20:36 +08:00
|
|
|
clps_writel(intmr1, INTMR1);
|
|
|
|
}
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int1_ack(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2010-11-29 17:26:56 +08:00
|
|
|
switch (d->irq) {
|
2005-04-17 06:20:36 +08:00
|
|
|
case IRQ_CSINT: clps_writel(0, COEOI); break;
|
|
|
|
case IRQ_TC1OI: clps_writel(0, TC1EOI); break;
|
|
|
|
case IRQ_TC2OI: clps_writel(0, TC2EOI); break;
|
|
|
|
case IRQ_RTCMI: clps_writel(0, RTCEOI); break;
|
|
|
|
case IRQ_TINT: clps_writel(0, TEOI); break;
|
|
|
|
case IRQ_UMSINT: clps_writel(0, UMSEOI); break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int1_unmask(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
u32 intmr1;
|
|
|
|
|
|
|
|
intmr1 = clps_readl(INTMR1);
|
2010-11-29 17:26:56 +08:00
|
|
|
intmr1 |= 1 << d->irq;
|
2005-04-17 06:20:36 +08:00
|
|
|
clps_writel(intmr1, INTMR1);
|
|
|
|
}
|
|
|
|
|
2006-11-23 19:41:32 +08:00
|
|
|
static struct irq_chip int1_chip = {
|
2010-11-29 17:26:56 +08:00
|
|
|
.irq_ack = int1_ack,
|
|
|
|
.irq_mask = int1_mask,
|
|
|
|
.irq_unmask = int1_unmask,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int2_mask(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
u32 intmr2;
|
|
|
|
|
|
|
|
intmr2 = clps_readl(INTMR2);
|
2010-11-29 17:26:56 +08:00
|
|
|
intmr2 &= ~(1 << (d->irq - 16));
|
2005-04-17 06:20:36 +08:00
|
|
|
clps_writel(intmr2, INTMR2);
|
|
|
|
}
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int2_ack(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2010-11-29 17:26:56 +08:00
|
|
|
switch (d->irq) {
|
2005-04-17 06:20:36 +08:00
|
|
|
case IRQ_KBDINT: clps_writel(0, KBDEOI); break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-11-29 17:26:56 +08:00
|
|
|
static void int2_unmask(struct irq_data *d)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
u32 intmr2;
|
|
|
|
|
|
|
|
intmr2 = clps_readl(INTMR2);
|
2010-11-29 17:26:56 +08:00
|
|
|
intmr2 |= 1 << (d->irq - 16);
|
2005-04-17 06:20:36 +08:00
|
|
|
clps_writel(intmr2, INTMR2);
|
|
|
|
}
|
|
|
|
|
2006-11-23 19:41:32 +08:00
|
|
|
static struct irq_chip int2_chip = {
|
2010-11-29 17:26:56 +08:00
|
|
|
.irq_ack = int2_ack,
|
|
|
|
.irq_mask = int2_mask,
|
|
|
|
.irq_unmask = int2_unmask,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
void __init clps711x_init_irq(void)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < NR_IRQS; i++) {
|
|
|
|
if (INT1_IRQS & (1 << i)) {
|
2011-11-06 01:38:32 +08:00
|
|
|
irq_set_chip_and_handler(i, &int1_chip,
|
2011-03-24 20:35:09 +08:00
|
|
|
handle_level_irq);
|
2011-11-06 01:38:32 +08:00
|
|
|
set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
if (INT2_IRQS & (1 << i)) {
|
2011-03-24 20:35:09 +08:00
|
|
|
irq_set_chip_and_handler(i, &int2_chip,
|
|
|
|
handle_level_irq);
|
2005-04-17 06:20:36 +08:00
|
|
|
set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
|
2011-11-06 01:38:32 +08:00
|
|
|
}
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Disable interrupts
|
|
|
|
*/
|
|
|
|
clps_writel(0, INTMR1);
|
|
|
|
clps_writel(0, INTMR2);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clear down any pending interrupts
|
|
|
|
*/
|
|
|
|
clps_writel(0, COEOI);
|
|
|
|
clps_writel(0, TC1EOI);
|
|
|
|
clps_writel(0, TC2EOI);
|
|
|
|
clps_writel(0, RTCEOI);
|
|
|
|
clps_writel(0, TEOI);
|
|
|
|
clps_writel(0, UMSEOI);
|
|
|
|
clps_writel(0, SYNCIO);
|
|
|
|
clps_writel(0, KBDEOI);
|
|
|
|
}
|
2011-11-06 01:38:32 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* gettimeoffset() returns time since last timer tick, in usecs.
|
|
|
|
*
|
|
|
|
* 'LATCH' is hwclock ticks (see CLOCK_TICK_RATE in timex.h) per jiffy.
|
|
|
|
* 'tick' is usecs per jiffy.
|
|
|
|
*/
|
|
|
|
static unsigned long clps711x_gettimeoffset(void)
|
|
|
|
{
|
|
|
|
unsigned long hwticks;
|
2012-08-22 00:59:35 +08:00
|
|
|
hwticks = latch - (clps_readl(TC2D) & 0xffff);
|
|
|
|
return (hwticks * (tick_nsec / 1000)) / latch;
|
2011-11-06 01:38:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IRQ handler for the timer
|
|
|
|
*/
|
|
|
|
static irqreturn_t p720t_timer_interrupt(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
timer_tick();
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irqaction clps711x_timer_irq = {
|
|
|
|
.name = "CLPS711x Timer Tick",
|
|
|
|
.flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
|
|
|
|
.handler = p720t_timer_interrupt,
|
|
|
|
};
|
|
|
|
|
2012-08-22 00:59:35 +08:00
|
|
|
static void add_fixed_clk(struct clk *clk, const char *name, int rate)
|
|
|
|
{
|
|
|
|
clk = clk_register_fixed_rate(NULL, name, NULL, CLK_IS_ROOT, rate);
|
|
|
|
clk_register_clkdev(clk, name, NULL);
|
|
|
|
}
|
|
|
|
|
2011-11-06 01:38:32 +08:00
|
|
|
static void __init clps711x_timer_init(void)
|
|
|
|
{
|
2012-08-22 00:59:35 +08:00
|
|
|
int osc, ext, pll, cpu, bus, timl, timh, uart, spi;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
osc = 3686400;
|
|
|
|
ext = 13000000;
|
|
|
|
|
|
|
|
tmp = clps_readl(PLLR) >> 24;
|
|
|
|
if (tmp)
|
|
|
|
pll = (osc * tmp) / 2;
|
|
|
|
else
|
|
|
|
pll = 73728000; /* Default value */
|
|
|
|
|
|
|
|
tmp = clps_readl(SYSFLG2);
|
|
|
|
if (tmp & SYSFLG2_CKMODE) {
|
|
|
|
cpu = ext;
|
|
|
|
bus = cpu;
|
|
|
|
spi = 135400;
|
|
|
|
} else {
|
|
|
|
cpu = pll;
|
|
|
|
if (cpu >= 36864000)
|
|
|
|
bus = cpu / 2;
|
|
|
|
else
|
|
|
|
bus = 36864000 / 2;
|
|
|
|
spi = cpu / 576;
|
|
|
|
}
|
|
|
|
|
|
|
|
uart = bus / 10;
|
|
|
|
|
|
|
|
if (tmp & SYSFLG2_CKMODE) {
|
|
|
|
tmp = clps_readl(SYSCON2);
|
|
|
|
if (tmp & SYSCON2_OSTB)
|
|
|
|
timh = ext / 26;
|
|
|
|
else
|
|
|
|
timh = 541440;
|
|
|
|
} else
|
|
|
|
timh = cpu / 144;
|
|
|
|
|
|
|
|
timl = timh / 256;
|
|
|
|
|
|
|
|
/* All clocks are fixed */
|
|
|
|
add_fixed_clk(clk_pll, "pll", pll);
|
|
|
|
add_fixed_clk(clk_bus, "bus", bus);
|
|
|
|
add_fixed_clk(clk_uart, "uart", uart);
|
|
|
|
add_fixed_clk(clk_timerl, "timer_lf", timl);
|
|
|
|
add_fixed_clk(clk_timerh, "timer_hf", timh);
|
|
|
|
add_fixed_clk(clk_tint, "tint", 64);
|
|
|
|
add_fixed_clk(clk_spi, "spi", spi);
|
|
|
|
|
|
|
|
pr_info("CPU frequency set at %i Hz.\n", cpu);
|
|
|
|
|
|
|
|
latch = (timh + HZ / 2) / HZ;
|
2011-11-06 01:38:32 +08:00
|
|
|
|
2012-08-22 00:59:35 +08:00
|
|
|
tmp = clps_readl(SYSCON1);
|
|
|
|
tmp |= SYSCON1_TC2S | SYSCON1_TC2M;
|
|
|
|
clps_writel(tmp, SYSCON1);
|
2011-11-06 01:38:32 +08:00
|
|
|
|
2012-08-22 00:59:35 +08:00
|
|
|
clps_writel(latch - 1, TC2D);
|
2011-11-06 01:38:32 +08:00
|
|
|
|
|
|
|
setup_irq(IRQ_TC2OI, &clps711x_timer_irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
struct sys_timer clps711x_timer = {
|
|
|
|
.init = clps711x_timer_init,
|
|
|
|
.offset = clps711x_gettimeoffset,
|
|
|
|
};
|
2011-11-06 01:41:52 +08:00
|
|
|
|
|
|
|
void clps711x_restart(char mode, const char *cmd)
|
|
|
|
{
|
|
|
|
soft_restart(0);
|
|
|
|
}
|
2011-08-03 00:22:48 +08:00
|
|
|
|
|
|
|
static void clps711x_idle(void)
|
|
|
|
{
|
|
|
|
clps_writel(1, HALT);
|
|
|
|
__asm__ __volatile__(
|
|
|
|
"mov r0, r0\n\
|
|
|
|
mov r0, r0");
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init clps711x_idle_init(void)
|
|
|
|
{
|
|
|
|
arm_pm_idle = clps711x_idle;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
arch_initcall(clps711x_idle_init);
|