2007-05-07 05:50:34 +08:00
|
|
|
/*
|
2008-02-06 17:38:21 +08:00
|
|
|
* Blackfin On-Chip SPI Driver
|
2007-05-07 05:50:34 +08:00
|
|
|
*
|
2010-10-18 14:45:22 +08:00
|
|
|
* Copyright 2004-2010 Analog Devices Inc.
|
2007-05-07 05:50:34 +08:00
|
|
|
*
|
2008-02-06 17:38:21 +08:00
|
|
|
* Enter bugs at http://blackfin.uclinux.org/
|
2007-05-07 05:50:34 +08:00
|
|
|
*
|
2008-02-06 17:38:21 +08:00
|
|
|
* Licensed under the GPL-2 or later.
|
2007-05-07 05:50:34 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/module.h>
|
2007-12-05 15:45:12 +08:00
|
|
|
#include <linux/delay.h>
|
2007-05-07 05:50:34 +08:00
|
|
|
#include <linux/device.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2007-12-05 15:45:12 +08:00
|
|
|
#include <linux/io.h>
|
2007-05-07 05:50:34 +08:00
|
|
|
#include <linux/ioport.h>
|
2007-12-05 15:45:12 +08:00
|
|
|
#include <linux/irq.h>
|
2007-05-07 05:50:34 +08:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/spi/spi.h>
|
|
|
|
#include <linux/workqueue.h>
|
|
|
|
|
|
|
|
#include <asm/dma.h>
|
2007-12-05 15:45:12 +08:00
|
|
|
#include <asm/portmux.h>
|
2007-05-07 05:50:34 +08:00
|
|
|
#include <asm/bfin5xx_spi.h>
|
2009-04-07 10:00:31 +08:00
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
|
2007-12-05 15:45:15 +08:00
|
|
|
#define DRV_NAME "bfin-spi"
|
|
|
|
#define DRV_AUTHOR "Bryan Wu, Luke Yang"
|
2009-04-07 10:00:50 +08:00
|
|
|
#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
|
2007-12-05 15:45:15 +08:00
|
|
|
#define DRV_VERSION "1.0"
|
|
|
|
|
|
|
|
MODULE_AUTHOR(DRV_AUTHOR);
|
|
|
|
MODULE_DESCRIPTION(DRV_DESC);
|
2007-05-07 05:50:34 +08:00
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
|
2007-12-05 15:45:18 +08:00
|
|
|
#define START_STATE ((void *)0)
|
|
|
|
#define RUNNING_STATE ((void *)1)
|
|
|
|
#define DONE_STATE ((void *)2)
|
|
|
|
#define ERROR_STATE ((void *)-1)
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data;
|
2009-09-24 09:04:04 +08:00
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_transfer_ops {
|
|
|
|
void (*write) (struct bfin_spi_master_data *);
|
|
|
|
void (*read) (struct bfin_spi_master_data *);
|
|
|
|
void (*duplex) (struct bfin_spi_master_data *);
|
2009-09-24 09:04:04 +08:00
|
|
|
};
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data {
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Driver model hookup */
|
|
|
|
struct platform_device *pdev;
|
|
|
|
|
|
|
|
/* SPI framework hookup */
|
|
|
|
struct spi_master *master;
|
|
|
|
|
2007-12-05 15:45:18 +08:00
|
|
|
/* Regs base of SPI controller */
|
2011-06-17 16:16:56 +08:00
|
|
|
struct bfin_spi_regs __iomem *regs;
|
2007-12-05 15:45:18 +08:00
|
|
|
|
2007-12-05 15:45:22 +08:00
|
|
|
/* Pin request list */
|
|
|
|
u16 *pin_req;
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* BFIN hookup */
|
|
|
|
struct bfin5xx_spi_master *master_info;
|
|
|
|
|
|
|
|
/* Driver message queue */
|
|
|
|
struct workqueue_struct *workqueue;
|
|
|
|
struct work_struct pump_messages;
|
|
|
|
spinlock_t lock;
|
|
|
|
struct list_head queue;
|
|
|
|
int busy;
|
2009-09-24 08:41:49 +08:00
|
|
|
bool running;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Message Transfer pump */
|
|
|
|
struct tasklet_struct pump_transfers;
|
|
|
|
|
|
|
|
/* Current message transfer state info */
|
|
|
|
struct spi_message *cur_msg;
|
|
|
|
struct spi_transfer *cur_transfer;
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *cur_chip;
|
2007-05-07 05:50:34 +08:00
|
|
|
size_t len_in_bytes;
|
|
|
|
size_t len;
|
|
|
|
void *tx;
|
|
|
|
void *tx_end;
|
|
|
|
void *rx;
|
|
|
|
void *rx_end;
|
2007-12-05 15:45:18 +08:00
|
|
|
|
|
|
|
/* DMA stuffs */
|
|
|
|
int dma_channel;
|
2007-05-07 05:50:34 +08:00
|
|
|
int dma_mapped;
|
2007-12-05 15:45:18 +08:00
|
|
|
int dma_requested;
|
2007-05-07 05:50:34 +08:00
|
|
|
dma_addr_t rx_dma;
|
|
|
|
dma_addr_t tx_dma;
|
2007-12-05 15:45:18 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
int irq_requested;
|
|
|
|
int spi_irq;
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
size_t rx_map_len;
|
|
|
|
size_t tx_map_len;
|
|
|
|
u8 n_bytes;
|
2009-11-18 17:43:21 +08:00
|
|
|
u16 ctrl_reg;
|
|
|
|
u16 flag_reg;
|
|
|
|
|
2007-12-05 15:45:14 +08:00
|
|
|
int cs_change;
|
2010-10-18 14:45:22 +08:00
|
|
|
const struct bfin_spi_transfer_ops *ops;
|
2007-05-07 05:50:34 +08:00
|
|
|
};
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data {
|
2007-05-07 05:50:34 +08:00
|
|
|
u16 ctl_reg;
|
|
|
|
u16 baud;
|
|
|
|
u16 flag;
|
|
|
|
|
|
|
|
u8 chip_select_num;
|
|
|
|
u8 enable_dma;
|
2007-12-05 15:45:20 +08:00
|
|
|
u16 cs_chg_udelay; /* Some devices require > 255usec delay */
|
2009-04-07 10:00:51 +08:00
|
|
|
u32 cs_gpio;
|
2009-04-07 10:00:53 +08:00
|
|
|
u16 idle_tx_val;
|
2009-06-03 17:46:22 +08:00
|
|
|
u8 pio_interrupt; /* use spi data irq */
|
2010-10-18 14:45:22 +08:00
|
|
|
const struct bfin_spi_transfer_ops *ops;
|
2007-05-07 05:50:34 +08:00
|
|
|
};
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write_or(&drv_data->regs->ctl, BIT_CTL_ENABLE);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write_and(&drv_data->regs->ctl, ~BIT_CTL_ENABLE);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Caculate the SPI_BAUD register value based on input HZ */
|
|
|
|
static u16 hz_to_spi_baud(u32 speed_hz)
|
|
|
|
{
|
|
|
|
u_long sclk = get_sclk();
|
|
|
|
u16 spi_baud = (sclk / (2 * speed_hz));
|
|
|
|
|
|
|
|
if ((sclk % (2 * speed_hz)) > 0)
|
|
|
|
spi_baud++;
|
|
|
|
|
2009-04-07 10:00:32 +08:00
|
|
|
if (spi_baud < MIN_SPI_BAUD_VAL)
|
|
|
|
spi_baud = MIN_SPI_BAUD_VAL;
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
return spi_baud;
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
unsigned long limit = loops_per_jiffy << 1;
|
|
|
|
|
|
|
|
/* wait for stop and clear stat */
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF) && --limit)
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
return limit;
|
|
|
|
}
|
|
|
|
|
2007-12-05 15:45:14 +08:00
|
|
|
/* Chip select operation functions for cs_change flag */
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
|
2007-12-05 15:45:14 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
if (likely(chip->chip_select_num < MAX_CTRL_CS))
|
|
|
|
bfin_write_and(&drv_data->regs->flg, ~chip->flag);
|
|
|
|
else
|
2009-04-07 10:00:51 +08:00
|
|
|
gpio_set_value(chip->cs_gpio, 0);
|
2007-12-05 15:45:14 +08:00
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
|
|
|
|
struct bfin_spi_slave_data *chip)
|
2007-12-05 15:45:14 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
if (likely(chip->chip_select_num < MAX_CTRL_CS))
|
|
|
|
bfin_write_or(&drv_data->regs->flg, chip->flag);
|
|
|
|
else
|
2009-04-07 10:00:51 +08:00
|
|
|
gpio_set_value(chip->cs_gpio, 1);
|
2007-12-05 15:45:20 +08:00
|
|
|
|
|
|
|
/* Move delay here for consistency */
|
|
|
|
if (chip->cs_chg_udelay)
|
|
|
|
udelay(chip->cs_chg_udelay);
|
2007-12-05 15:45:14 +08:00
|
|
|
}
|
|
|
|
|
2009-06-17 18:10:53 +08:00
|
|
|
/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
|
2010-10-18 14:45:22 +08:00
|
|
|
static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
|
|
|
|
struct bfin_spi_slave_data *chip)
|
2009-06-17 18:10:53 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
if (chip->chip_select_num < MAX_CTRL_CS)
|
|
|
|
bfin_write_or(&drv_data->regs->flg, chip->flag >> 8);
|
2009-06-17 18:10:53 +08:00
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
|
|
|
|
struct bfin_spi_slave_data *chip)
|
2009-06-17 18:10:53 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
if (chip->chip_select_num < MAX_CTRL_CS)
|
|
|
|
bfin_write_and(&drv_data->regs->flg, ~(chip->flag >> 8));
|
2009-06-17 18:10:53 +08:00
|
|
|
}
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* stop controller and re-config current chip*/
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *chip = drv_data->cur_chip;
|
2007-12-05 15:45:16 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Clear status and disable clock */
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
|
2007-05-07 05:50:34 +08:00
|
|
|
bfin_spi_disable(drv_data);
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-11-30 11:49:41 +08:00
|
|
|
SSYNC();
|
|
|
|
|
2007-12-05 15:45:13 +08:00
|
|
|
/* Load the registers */
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, chip->ctl_reg);
|
|
|
|
bfin_write(&drv_data->regs->baud, chip->baud);
|
2007-12-05 15:45:17 +08:00
|
|
|
|
|
|
|
bfin_spi_enable(drv_data);
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_cs_active(drv_data, chip);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
/* used to kick off transfer in rx mode and read unwanted RX data */
|
2010-10-18 14:45:22 +08:00
|
|
|
static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2011-06-17 16:16:56 +08:00
|
|
|
(void) bfin_read(&drv_data->regs->rdbr);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
/* clear RXS (we check for RXS inside the loop) */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-12-05 15:45:17 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
while (drv_data->tx < drv_data->tx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
|
2009-04-07 10:00:53 +08:00
|
|
|
/* wait until transfer finished.
|
|
|
|
checking SPIF or TXS may not guarantee transfer completion */
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2009-04-07 10:00:53 +08:00
|
|
|
/* discard RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
u16 tx_val = drv_data->cur_chip->idle_tx_val;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-12-05 15:45:17 +08:00
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
while (drv_data->rx < drv_data->rx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, tx_val);
|
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2011-06-17 16:16:56 +08:00
|
|
|
*(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
while (drv_data->rx < drv_data->rx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
|
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2011-06-17 16:16:56 +08:00
|
|
|
*(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
|
2009-09-24 09:04:04 +08:00
|
|
|
.write = bfin_spi_u8_writer,
|
|
|
|
.read = bfin_spi_u8_reader,
|
|
|
|
.duplex = bfin_spi_u8_duplex,
|
|
|
|
};
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
/* clear RXS (we check for RXS inside the loop) */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-05-21 18:32:16 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
while (drv_data->tx < drv_data->tx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->tx += 2;
|
2009-04-07 10:00:53 +08:00
|
|
|
/* wait until transfer finished.
|
|
|
|
checking SPIF or TXS may not guarantee transfer completion */
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2009-04-07 10:00:53 +08:00
|
|
|
cpu_relax();
|
|
|
|
/* discard RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
u16 tx_val = drv_data->cur_chip->idle_tx_val;
|
2007-12-05 15:45:17 +08:00
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
while (drv_data->rx < drv_data->rx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, tx_val);
|
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2011-06-17 16:16:56 +08:00
|
|
|
*(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->rx += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:53 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
|
|
|
|
|
|
|
while (drv_data->rx < drv_data->rx_end) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
|
2009-04-07 10:00:53 +08:00
|
|
|
drv_data->tx += 2;
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2011-06-17 16:16:56 +08:00
|
|
|
*(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->rx += 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
|
2009-09-24 09:04:04 +08:00
|
|
|
.write = bfin_spi_u16_writer,
|
|
|
|
.read = bfin_spi_u16_reader,
|
|
|
|
.duplex = bfin_spi_u16_duplex,
|
|
|
|
};
|
|
|
|
|
2010-04-06 12:12:00 +08:00
|
|
|
/* test if there is more transfer to be done */
|
2010-10-18 14:45:22 +08:00
|
|
|
static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
struct spi_message *msg = drv_data->cur_msg;
|
|
|
|
struct spi_transfer *trans = drv_data->cur_transfer;
|
|
|
|
|
|
|
|
/* Move to next transfer */
|
|
|
|
if (trans->transfer_list.next != &msg->transfers) {
|
|
|
|
drv_data->cur_transfer =
|
|
|
|
list_entry(trans->transfer_list.next,
|
|
|
|
struct spi_transfer, transfer_list);
|
|
|
|
return RUNNING_STATE;
|
|
|
|
} else
|
|
|
|
return DONE_STATE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* caller already set message->status;
|
|
|
|
* dma and pio irqs are blocked give finished message back
|
|
|
|
*/
|
2010-10-18 14:45:22 +08:00
|
|
|
static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *chip = drv_data->cur_chip;
|
2007-05-07 05:50:34 +08:00
|
|
|
struct spi_transfer *last_transfer;
|
|
|
|
unsigned long flags;
|
|
|
|
struct spi_message *msg;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
|
|
|
msg = drv_data->cur_msg;
|
|
|
|
drv_data->cur_msg = NULL;
|
|
|
|
drv_data->cur_transfer = NULL;
|
|
|
|
drv_data->cur_chip = NULL;
|
|
|
|
queue_work(drv_data->workqueue, &drv_data->pump_messages);
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
|
|
|
|
last_transfer = list_entry(msg->transfers.prev,
|
|
|
|
struct spi_transfer, transfer_list);
|
|
|
|
|
|
|
|
msg->state = NULL;
|
|
|
|
|
2007-12-05 15:45:14 +08:00
|
|
|
if (!drv_data->cs_change)
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_cs_deactive(drv_data, chip);
|
2007-12-05 15:45:14 +08:00
|
|
|
|
2009-04-07 10:00:49 +08:00
|
|
|
/* Not stop spi in autobuffer mode */
|
|
|
|
if (drv_data->tx_dma != 0xFFFF)
|
|
|
|
bfin_spi_disable(drv_data);
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
if (msg->complete)
|
|
|
|
msg->complete(msg->context);
|
|
|
|
}
|
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
/* spi data irq handler */
|
|
|
|
static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
|
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = dev_id;
|
|
|
|
struct bfin_spi_slave_data *chip = drv_data->cur_chip;
|
2009-06-03 17:46:22 +08:00
|
|
|
struct spi_message *msg = drv_data->cur_msg;
|
|
|
|
int n_bytes = drv_data->n_bytes;
|
2011-01-12 00:19:07 +08:00
|
|
|
int loop = 0;
|
2009-06-03 17:46:22 +08:00
|
|
|
|
|
|
|
/* wait until transfer finished. */
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
|
2009-06-03 17:46:22 +08:00
|
|
|
cpu_relax();
|
|
|
|
|
|
|
|
if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
|
|
|
|
(drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
|
|
|
|
/* last read */
|
|
|
|
if (drv_data->rx) {
|
|
|
|
dev_dbg(&drv_data->pdev->dev, "last read\n");
|
2012-04-24 06:18:12 +08:00
|
|
|
if (!(n_bytes % 2)) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u16 *buf = (u16 *)drv_data->rx;
|
|
|
|
for (loop = 0; loop < n_bytes / 2; loop++)
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
2011-01-12 00:19:07 +08:00
|
|
|
} else {
|
|
|
|
u8 *buf = (u8 *)drv_data->rx;
|
|
|
|
for (loop = 0; loop < n_bytes; loop++)
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
2009-06-03 17:46:22 +08:00
|
|
|
drv_data->rx += n_bytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
msg->actual_length += drv_data->len_in_bytes;
|
|
|
|
if (drv_data->cs_change)
|
|
|
|
bfin_spi_cs_deactive(drv_data, chip);
|
|
|
|
/* Move to next transfer */
|
|
|
|
msg->state = bfin_spi_next_transfer(drv_data);
|
|
|
|
|
2009-12-07 16:07:01 +08:00
|
|
|
disable_irq_nosync(drv_data->spi_irq);
|
2009-06-03 17:46:22 +08:00
|
|
|
|
|
|
|
/* Schedule transfer tasklet */
|
|
|
|
tasklet_schedule(&drv_data->pump_transfers);
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (drv_data->rx && drv_data->tx) {
|
|
|
|
/* duplex */
|
|
|
|
dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
|
2012-04-24 06:18:12 +08:00
|
|
|
if (!(n_bytes % 2)) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u16 *buf = (u16 *)drv_data->rx;
|
|
|
|
u16 *buf2 = (u16 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < n_bytes / 2; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf2++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
u8 *buf = (u8 *)drv_data->rx;
|
|
|
|
u8 *buf2 = (u8 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < n_bytes; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf2++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
2009-06-03 17:46:22 +08:00
|
|
|
}
|
|
|
|
} else if (drv_data->rx) {
|
|
|
|
/* read */
|
|
|
|
dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
|
2012-04-24 06:18:12 +08:00
|
|
|
if (!(n_bytes % 2)) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u16 *buf = (u16 *)drv_data->rx;
|
|
|
|
for (loop = 0; loop < n_bytes / 2; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
u8 *buf = (u8 *)drv_data->rx;
|
|
|
|
for (loop = 0; loop < n_bytes; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
*buf++ = bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
}
|
2009-06-03 17:46:22 +08:00
|
|
|
} else if (drv_data->tx) {
|
|
|
|
/* write */
|
|
|
|
dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
|
2012-04-24 06:18:12 +08:00
|
|
|
if (!(n_bytes % 2)) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u16 *buf = (u16 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < n_bytes / 2; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
u8 *buf = (u8 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < n_bytes; loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_read(&drv_data->regs->rdbr);
|
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
}
|
2009-06-03 17:46:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (drv_data->tx)
|
|
|
|
drv_data->tx += n_bytes;
|
|
|
|
if (drv_data->rx)
|
|
|
|
drv_data->rx += n_bytes;
|
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = dev_id;
|
|
|
|
struct bfin_spi_slave_data *chip = drv_data->cur_chip;
|
2007-12-05 15:45:18 +08:00
|
|
|
struct spi_message *msg = drv_data->cur_msg;
|
2009-04-07 10:00:42 +08:00
|
|
|
unsigned long timeout;
|
2009-04-07 10:00:38 +08:00
|
|
|
unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
|
2011-06-17 16:16:56 +08:00
|
|
|
u16 spistat = bfin_read(&drv_data->regs->stat);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:38 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
|
|
|
|
dmastat, spistat);
|
|
|
|
|
2010-10-22 14:01:48 +08:00
|
|
|
if (drv_data->rx != NULL) {
|
2011-06-17 16:16:56 +08:00
|
|
|
u16 cr = bfin_read(&drv_data->regs->ctl);
|
2010-10-22 14:01:48 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_ENABLE); /* Disable SPI */
|
|
|
|
bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_TIMOD); /* Restore State */
|
|
|
|
bfin_write(&drv_data->regs->stat, BIT_STAT_CLR); /* Clear Status */
|
2010-10-22 14:01:48 +08:00
|
|
|
}
|
|
|
|
|
2007-12-05 15:45:18 +08:00
|
|
|
clear_dma_irqstat(drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/*
|
2007-06-11 17:34:17 +08:00
|
|
|
* wait for the last transaction shifted out. HRM states:
|
|
|
|
* at this point there may still be data in the SPI DMA FIFO waiting
|
|
|
|
* to be transmitted ... software needs to poll TXS in the SPI_STAT
|
|
|
|
* register until it goes low for 2 successive reads
|
2007-05-07 05:50:34 +08:00
|
|
|
*/
|
|
|
|
if (drv_data->tx != NULL) {
|
2011-06-17 16:16:56 +08:00
|
|
|
while ((bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS) ||
|
|
|
|
(bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:42 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
|
2011-06-17 16:16:56 +08:00
|
|
|
dmastat, bfin_read(&drv_data->regs->stat));
|
2009-04-07 10:00:42 +08:00
|
|
|
|
|
|
|
timeout = jiffies + HZ;
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
|
2009-04-07 10:00:42 +08:00
|
|
|
if (!time_before(jiffies, timeout)) {
|
|
|
|
dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
|
|
|
|
break;
|
|
|
|
} else
|
|
|
|
cpu_relax();
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-10-15 12:13:29 +08:00
|
|
|
if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
|
2009-04-07 10:00:35 +08:00
|
|
|
msg->state = ERROR_STATE;
|
|
|
|
dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
|
|
|
|
} else {
|
|
|
|
msg->actual_length += drv_data->len_in_bytes;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:35 +08:00
|
|
|
if (drv_data->cs_change)
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_cs_deactive(drv_data, chip);
|
2007-12-05 15:45:14 +08:00
|
|
|
|
2009-04-07 10:00:35 +08:00
|
|
|
/* Move to next transfer */
|
2009-04-07 10:00:50 +08:00
|
|
|
msg->state = bfin_spi_next_transfer(drv_data);
|
2009-04-07 10:00:35 +08:00
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Schedule transfer tasklet */
|
|
|
|
tasklet_schedule(&drv_data->pump_transfers);
|
|
|
|
|
|
|
|
/* free the irq handler before next transfer */
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"disable dma channel irq%d\n",
|
2007-12-05 15:45:18 +08:00
|
|
|
drv_data->dma_channel);
|
2010-01-22 18:07:30 +08:00
|
|
|
dma_disable_irq_nosync(drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
static void bfin_spi_pump_transfers(unsigned long data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
|
2007-05-07 05:50:34 +08:00
|
|
|
struct spi_message *message = NULL;
|
|
|
|
struct spi_transfer *transfer = NULL;
|
|
|
|
struct spi_transfer *previous = NULL;
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *chip = NULL;
|
2009-12-19 01:38:04 +08:00
|
|
|
unsigned int bits_per_word;
|
2009-12-19 02:00:10 +08:00
|
|
|
u16 cr, cr_width, dma_width, dma_config;
|
2007-05-07 05:50:34 +08:00
|
|
|
u32 tranf_success = 1;
|
2008-05-01 19:35:03 +08:00
|
|
|
u8 full_duplex = 0;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Get current state information */
|
|
|
|
message = drv_data->cur_msg;
|
|
|
|
transfer = drv_data->cur_transfer;
|
|
|
|
chip = drv_data->cur_chip;
|
2007-12-05 15:45:23 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/*
|
|
|
|
* if msg is error or done, report it back using complete() callback
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Handle for abort */
|
|
|
|
if (message->state == ERROR_STATE) {
|
2009-04-07 10:00:38 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
message->status = -EIO;
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_giveback(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Handle end of message */
|
|
|
|
if (message->state == DONE_STATE) {
|
2009-04-07 10:00:38 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
message->status = 0;
|
2012-04-24 06:18:13 +08:00
|
|
|
bfin_spi_flush(drv_data);
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_giveback(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Delay if requested at end of transfer */
|
|
|
|
if (message->state == RUNNING_STATE) {
|
2009-04-07 10:00:38 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
previous = list_entry(transfer->transfer_list.prev,
|
|
|
|
struct spi_transfer, transfer_list);
|
|
|
|
if (previous->delay_usecs)
|
|
|
|
udelay(previous->delay_usecs);
|
|
|
|
}
|
|
|
|
|
2009-09-24 07:32:34 +08:00
|
|
|
/* Flush any existing transfers that may be sitting in the hardware */
|
2009-04-07 10:00:50 +08:00
|
|
|
if (bfin_spi_flush(drv_data) == 0) {
|
2007-05-07 05:50:34 +08:00
|
|
|
dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
|
|
|
|
message->status = -EIO;
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_giveback(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:53 +08:00
|
|
|
if (transfer->len == 0) {
|
|
|
|
/* Move to next transfer of this msg */
|
|
|
|
message->state = bfin_spi_next_transfer(drv_data);
|
|
|
|
/* Schedule next transfer tasklet */
|
|
|
|
tasklet_schedule(&drv_data->pump_transfers);
|
2011-01-12 00:19:08 +08:00
|
|
|
return;
|
2009-04-07 10:00:53 +08:00
|
|
|
}
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
if (transfer->tx_buf != NULL) {
|
|
|
|
drv_data->tx = (void *)transfer->tx_buf;
|
|
|
|
drv_data->tx_end = drv_data->tx + transfer->len;
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
|
|
|
|
transfer->tx_buf, drv_data->tx_end);
|
2007-05-07 05:50:34 +08:00
|
|
|
} else {
|
|
|
|
drv_data->tx = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (transfer->rx_buf != NULL) {
|
2008-05-01 19:35:03 +08:00
|
|
|
full_duplex = transfer->tx_buf != NULL;
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->rx = transfer->rx_buf;
|
|
|
|
drv_data->rx_end = drv_data->rx + transfer->len;
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
|
|
|
|
transfer->rx_buf, drv_data->rx_end);
|
2007-05-07 05:50:34 +08:00
|
|
|
} else {
|
|
|
|
drv_data->rx = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
drv_data->rx_dma = transfer->rx_dma;
|
|
|
|
drv_data->tx_dma = transfer->tx_dma;
|
|
|
|
drv_data->len_in_bytes = transfer->len;
|
2007-12-05 15:45:14 +08:00
|
|
|
drv_data->cs_change = transfer->cs_change;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2007-12-05 15:45:23 +08:00
|
|
|
/* Bits per word setup */
|
2012-12-18 16:55:43 +08:00
|
|
|
bits_per_word = transfer->bits_per_word;
|
2013-05-22 10:36:35 +08:00
|
|
|
if (bits_per_word == 16) {
|
2011-01-12 00:19:07 +08:00
|
|
|
drv_data->n_bytes = bits_per_word/8;
|
2009-12-19 02:00:10 +08:00
|
|
|
drv_data->len = (transfer->len) >> 1;
|
|
|
|
cr_width = BIT_CTL_WORDSIZE;
|
2010-10-18 14:45:22 +08:00
|
|
|
drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
|
2013-05-22 10:36:35 +08:00
|
|
|
} else if (bits_per_word == 8) {
|
2011-01-12 00:19:07 +08:00
|
|
|
drv_data->n_bytes = bits_per_word/8;
|
|
|
|
drv_data->len = transfer->len;
|
|
|
|
cr_width = 0;
|
|
|
|
drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
|
2007-12-05 15:45:23 +08:00
|
|
|
}
|
2011-06-17 16:16:56 +08:00
|
|
|
cr = bfin_read(&drv_data->regs->ctl) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
|
2009-12-19 02:00:10 +08:00
|
|
|
cr |= cr_width;
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, cr);
|
2007-12-05 15:45:23 +08:00
|
|
|
|
2008-04-09 08:41:57 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
2009-09-24 09:04:04 +08:00
|
|
|
"transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
|
2010-10-18 14:45:22 +08:00
|
|
|
drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
message->state = RUNNING_STATE;
|
|
|
|
dma_config = 0;
|
|
|
|
|
2007-12-05 15:45:23 +08:00
|
|
|
/* Speed setup (surely valid because already checked) */
|
|
|
|
if (transfer->speed_hz)
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->baud, hz_to_spi_baud(transfer->speed_hz));
|
2007-12-05 15:45:23 +08:00
|
|
|
else
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->baud, chip->baud);
|
2007-12-05 15:45:23 +08:00
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
|
2010-04-06 12:17:08 +08:00
|
|
|
bfin_spi_cs_active(drv_data, chip);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"now pumping a transfer: width is %d, len is %d\n",
|
2009-12-19 02:00:10 +08:00
|
|
|
cr_width, transfer->len);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/*
|
2009-04-07 10:00:31 +08:00
|
|
|
* Try to map dma buffer and do a dma transfer. If successful use,
|
|
|
|
* different way to r/w according to the enable_dma settings and if
|
|
|
|
* we are not doing a full duplex transfer (since the hardware does
|
|
|
|
* not support full duplex DMA transfers).
|
2007-05-07 05:50:34 +08:00
|
|
|
*/
|
2008-05-01 19:35:03 +08:00
|
|
|
if (!full_duplex && drv_data->cur_chip->enable_dma
|
|
|
|
&& drv_data->len > 6) {
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:41 +08:00
|
|
|
unsigned long dma_start_addr, flags;
|
2009-04-07 10:00:36 +08:00
|
|
|
|
2007-12-05 15:45:18 +08:00
|
|
|
disable_dma(drv_data->dma_channel);
|
|
|
|
clear_dma_irqstat(drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* config dma channel */
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
|
2009-04-07 10:00:36 +08:00
|
|
|
set_dma_x_count(drv_data->dma_channel, drv_data->len);
|
2009-12-19 02:00:10 +08:00
|
|
|
if (cr_width == BIT_CTL_WORDSIZE) {
|
2007-12-05 15:45:18 +08:00
|
|
|
set_dma_x_modify(drv_data->dma_channel, 2);
|
2007-05-07 05:50:34 +08:00
|
|
|
dma_width = WDSIZE_16;
|
|
|
|
} else {
|
2007-12-05 15:45:18 +08:00
|
|
|
set_dma_x_modify(drv_data->dma_channel, 1);
|
2007-05-07 05:50:34 +08:00
|
|
|
dma_width = WDSIZE_8;
|
|
|
|
}
|
|
|
|
|
2007-12-05 15:45:18 +08:00
|
|
|
/* poll for SPI completion before start */
|
2011-06-17 16:16:56 +08:00
|
|
|
while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
|
2007-12-05 15:45:21 +08:00
|
|
|
cpu_relax();
|
2007-12-05 15:45:18 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* dirty hack for autobuffer DMA mode */
|
|
|
|
if (drv_data->tx_dma == 0xFFFF) {
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"doing autobuffer DMA out.\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* no irq in autobuffer mode */
|
|
|
|
dma_config =
|
|
|
|
(DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
|
2007-12-05 15:45:18 +08:00
|
|
|
set_dma_config(drv_data->dma_channel, dma_config);
|
|
|
|
set_dma_start_addr(drv_data->dma_channel,
|
2007-12-05 15:45:15 +08:00
|
|
|
(unsigned long)drv_data->tx);
|
2007-12-05 15:45:18 +08:00
|
|
|
enable_dma(drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2007-12-05 15:45:21 +08:00
|
|
|
/* start SPI transfer */
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TIMOD_DMA_TX);
|
2007-12-05 15:45:21 +08:00
|
|
|
|
|
|
|
/* just return here, there can only be one transfer
|
|
|
|
* in this mode
|
|
|
|
*/
|
2007-05-07 05:50:34 +08:00
|
|
|
message->status = 0;
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_giveback(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* In dma mode, rx or tx must be NULL in one transfer */
|
2009-04-07 10:00:36 +08:00
|
|
|
dma_config = (RESTART | dma_width | DI_EN);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (drv_data->rx != NULL) {
|
|
|
|
/* set transfer mode, and enable SPI */
|
2009-04-07 10:00:38 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
|
|
|
|
drv_data->rx, drv_data->len_in_bytes);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:31 +08:00
|
|
|
/* invalidate caches, if needed */
|
2009-06-10 14:26:26 +08:00
|
|
|
if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
|
2009-04-07 10:00:31 +08:00
|
|
|
invalidate_dcache_range((unsigned long) drv_data->rx,
|
|
|
|
(unsigned long) (drv_data->rx +
|
2009-04-07 10:00:34 +08:00
|
|
|
drv_data->len_in_bytes));
|
2009-04-07 10:00:31 +08:00
|
|
|
|
2009-04-07 10:00:36 +08:00
|
|
|
dma_config |= WNR;
|
|
|
|
dma_start_addr = (unsigned long)drv_data->rx;
|
2009-04-07 10:00:39 +08:00
|
|
|
cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
|
2007-12-05 15:45:21 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
} else if (drv_data->tx != NULL) {
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:31 +08:00
|
|
|
/* flush caches, if needed */
|
2009-06-10 14:26:26 +08:00
|
|
|
if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
|
2009-04-07 10:00:31 +08:00
|
|
|
flush_dcache_range((unsigned long) drv_data->tx,
|
|
|
|
(unsigned long) (drv_data->tx +
|
2009-04-07 10:00:34 +08:00
|
|
|
drv_data->len_in_bytes));
|
2009-04-07 10:00:31 +08:00
|
|
|
|
2009-04-07 10:00:36 +08:00
|
|
|
dma_start_addr = (unsigned long)drv_data->tx;
|
2009-04-07 10:00:39 +08:00
|
|
|
cr |= BIT_CTL_TIMOD_DMA_TX;
|
2009-04-07 10:00:36 +08:00
|
|
|
|
|
|
|
} else
|
|
|
|
BUG();
|
|
|
|
|
2009-04-07 10:00:41 +08:00
|
|
|
/* oh man, here there be monsters ... and i dont mean the
|
|
|
|
* fluffy cute ones from pixar, i mean the kind that'll eat
|
|
|
|
* your data, kick your dog, and love it all. do *not* try
|
|
|
|
* and change these lines unless you (1) heavily test DMA
|
|
|
|
* with SPI flashes on a loaded system (e.g. ping floods),
|
|
|
|
* (2) know just how broken the DMA engine interaction with
|
|
|
|
* the SPI peripheral is, and (3) have someone else to blame
|
|
|
|
* when you screw it all up anyways.
|
|
|
|
*/
|
2009-04-07 10:00:36 +08:00
|
|
|
set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
|
2009-04-07 10:00:41 +08:00
|
|
|
set_dma_config(drv_data->dma_channel, dma_config);
|
|
|
|
local_irq_save(flags);
|
2009-04-07 10:00:43 +08:00
|
|
|
SSYNC();
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, cr);
|
2009-04-07 10:00:43 +08:00
|
|
|
enable_dma(drv_data->dma_channel);
|
2009-04-07 10:00:41 +08:00
|
|
|
dma_enable_irq(drv_data->dma_channel);
|
|
|
|
local_irq_restore(flags);
|
2007-12-05 15:45:21 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
return;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-12-19 02:00:10 +08:00
|
|
|
/*
|
|
|
|
* We always use SPI_WRITE mode (transfer starts with TDBR write).
|
|
|
|
* SPI_READ mode (transfer starts with RDBR read) seems to have
|
|
|
|
* problems with setting up the output value in TDBR prior to the
|
|
|
|
* start of the transfer.
|
|
|
|
*/
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TXMOD);
|
2009-12-19 02:00:10 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
if (chip->pio_interrupt) {
|
2009-12-19 02:00:10 +08:00
|
|
|
/* SPI irq should have been disabled by now */
|
2009-04-07 10:00:53 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
/* discard old RX data and clear RXS */
|
|
|
|
bfin_spi_dummy_read(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
/* start transfer */
|
|
|
|
if (drv_data->tx == NULL)
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
|
2009-06-03 17:46:22 +08:00
|
|
|
else {
|
2011-01-12 00:19:07 +08:00
|
|
|
int loop;
|
2013-05-22 10:36:35 +08:00
|
|
|
if (bits_per_word == 16) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u16 *buf = (u16 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < bits_per_word / 16;
|
|
|
|
loop++) {
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
2013-05-22 10:36:35 +08:00
|
|
|
} else if (bits_per_word == 8) {
|
2011-01-12 00:19:07 +08:00
|
|
|
u8 *buf = (u8 *)drv_data->tx;
|
|
|
|
for (loop = 0; loop < bits_per_word / 8; loop++)
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->tdbr, *buf++);
|
2011-01-12 00:19:07 +08:00
|
|
|
}
|
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
drv_data->tx += drv_data->n_bytes;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
/* once TDBR is empty, interrupt is triggered */
|
|
|
|
enable_irq(drv_data->spi_irq);
|
|
|
|
return;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
/* IO mode */
|
|
|
|
dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
|
|
|
|
|
|
|
|
if (full_duplex) {
|
|
|
|
/* full duplex mode */
|
|
|
|
BUG_ON((drv_data->tx_end - drv_data->tx) !=
|
|
|
|
(drv_data->rx_end - drv_data->rx));
|
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"IO duplex: cr is 0x%x\n", cr);
|
|
|
|
|
2009-09-24 09:04:04 +08:00
|
|
|
drv_data->ops->duplex(drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
|
|
|
|
if (drv_data->tx != drv_data->tx_end)
|
|
|
|
tranf_success = 0;
|
|
|
|
} else if (drv_data->tx != NULL) {
|
|
|
|
/* write only half duplex */
|
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"IO write: cr is 0x%x\n", cr);
|
|
|
|
|
2009-09-24 09:04:04 +08:00
|
|
|
drv_data->ops->write(drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
|
|
|
|
if (drv_data->tx != drv_data->tx_end)
|
|
|
|
tranf_success = 0;
|
|
|
|
} else if (drv_data->rx != NULL) {
|
|
|
|
/* read only half duplex */
|
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"IO read: cr is 0x%x\n", cr);
|
|
|
|
|
2009-09-24 09:04:04 +08:00
|
|
|
drv_data->ops->read(drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
if (drv_data->rx != drv_data->rx_end)
|
|
|
|
tranf_success = 0;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
if (!tranf_success) {
|
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
|
|
|
"IO write error!\n");
|
|
|
|
message->state = ERROR_STATE;
|
|
|
|
} else {
|
2011-03-31 09:57:33 +08:00
|
|
|
/* Update total byte transferred */
|
2009-06-03 17:46:22 +08:00
|
|
|
message->actual_length += drv_data->len_in_bytes;
|
|
|
|
/* Move to next transfer of this msg */
|
|
|
|
message->state = bfin_spi_next_transfer(drv_data);
|
2012-04-24 06:18:13 +08:00
|
|
|
if (drv_data->cs_change && message->state != DONE_STATE) {
|
|
|
|
bfin_spi_flush(drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
bfin_spi_cs_deactive(drv_data, chip);
|
2012-04-24 06:18:13 +08:00
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
2009-06-03 17:46:22 +08:00
|
|
|
|
|
|
|
/* Schedule next transfer tasklet */
|
|
|
|
tasklet_schedule(&drv_data->pump_transfers);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* pop a msg from queue and kick off real transfer */
|
2009-04-07 10:00:50 +08:00
|
|
|
static void bfin_spi_pump_messages(struct work_struct *work)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data;
|
2007-05-07 05:50:34 +08:00
|
|
|
unsigned long flags;
|
|
|
|
|
2010-10-18 14:45:22 +08:00
|
|
|
drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
|
2007-12-05 15:45:12 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Lock queue and check for queue work */
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
2009-09-24 08:41:49 +08:00
|
|
|
if (list_empty(&drv_data->queue) || !drv_data->running) {
|
2007-05-07 05:50:34 +08:00
|
|
|
/* pumper kicked off but no work to do */
|
|
|
|
drv_data->busy = 0;
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Make sure we are not already running a message */
|
|
|
|
if (drv_data->cur_msg) {
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Extract head of queue */
|
|
|
|
drv_data->cur_msg = list_entry(drv_data->queue.next,
|
|
|
|
struct spi_message, queue);
|
2007-12-05 15:45:13 +08:00
|
|
|
|
|
|
|
/* Setup the SSP using the per chip configuration */
|
|
|
|
drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_restore_state(drv_data);
|
2007-12-05 15:45:13 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
list_del_init(&drv_data->cur_msg->queue);
|
|
|
|
|
|
|
|
/* Initial message state */
|
|
|
|
drv_data->cur_msg->state = START_STATE;
|
|
|
|
drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
|
|
|
|
struct spi_transfer, transfer_list);
|
|
|
|
|
2007-12-05 15:45:13 +08:00
|
|
|
dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
|
|
|
|
"state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
|
|
|
|
drv_data->cur_chip->baud, drv_data->cur_chip->flag,
|
|
|
|
drv_data->cur_chip->ctl_reg);
|
2007-12-05 15:45:12 +08:00
|
|
|
|
|
|
|
dev_dbg(&drv_data->pdev->dev,
|
2007-05-21 18:32:16 +08:00
|
|
|
"the first transfer len is %d\n",
|
|
|
|
drv_data->cur_transfer->len);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Mark as busy and launch transfers */
|
|
|
|
tasklet_schedule(&drv_data->pump_transfers);
|
|
|
|
|
|
|
|
drv_data->busy = 1;
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* got a msg to transfer, queue it in drv_data->queue.
|
|
|
|
* And kick off message pumper
|
|
|
|
*/
|
2009-04-07 10:00:50 +08:00
|
|
|
static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
|
2007-05-07 05:50:34 +08:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
|
|
|
|
2009-09-24 08:41:49 +08:00
|
|
|
if (!drv_data->running) {
|
2007-05-07 05:50:34 +08:00
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
return -ESHUTDOWN;
|
|
|
|
}
|
|
|
|
|
|
|
|
msg->actual_length = 0;
|
|
|
|
msg->status = -EINPROGRESS;
|
|
|
|
msg->state = START_STATE;
|
|
|
|
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&spi->dev, "adding an msg in transfer() \n");
|
2007-05-07 05:50:34 +08:00
|
|
|
list_add_tail(&msg->queue, &drv_data->queue);
|
|
|
|
|
2009-09-24 08:41:49 +08:00
|
|
|
if (drv_data->running && !drv_data->busy)
|
2007-05-07 05:50:34 +08:00
|
|
|
queue_work(drv_data->workqueue, &drv_data->pump_messages);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-12-05 15:45:16 +08:00
|
|
|
#define MAX_SPI_SSEL 7
|
|
|
|
|
2011-06-17 16:16:57 +08:00
|
|
|
static const u16 ssel[][MAX_SPI_SSEL] = {
|
2007-12-05 15:45:16 +08:00
|
|
|
{P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
|
|
|
|
P_SPI0_SSEL4, P_SPI0_SSEL5,
|
|
|
|
P_SPI0_SSEL6, P_SPI0_SSEL7},
|
|
|
|
|
|
|
|
{P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
|
|
|
|
P_SPI1_SSEL4, P_SPI1_SSEL5,
|
|
|
|
P_SPI1_SSEL6, P_SPI1_SSEL7},
|
|
|
|
|
|
|
|
{P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
|
|
|
|
P_SPI2_SSEL4, P_SPI2_SSEL5,
|
|
|
|
P_SPI2_SSEL6, P_SPI2_SSEL7},
|
|
|
|
};
|
|
|
|
|
2009-09-24 07:32:34 +08:00
|
|
|
/* setup for devices (may be called multiple times -- not just first setup) */
|
2009-04-07 10:00:50 +08:00
|
|
|
static int bfin_spi_setup(struct spi_device *spi)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-03-25 08:18:35 +08:00
|
|
|
struct bfin5xx_spi_chip *chip_info;
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *chip = NULL;
|
|
|
|
struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
|
2009-12-19 01:43:31 +08:00
|
|
|
u16 bfin_ctl_reg;
|
2009-03-25 08:18:35 +08:00
|
|
|
int ret = -EINVAL;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Only alloc (or use chip_info) on first setup */
|
2009-03-25 08:18:35 +08:00
|
|
|
chip_info = NULL;
|
2007-05-07 05:50:34 +08:00
|
|
|
chip = spi_get_ctldata(spi);
|
|
|
|
if (chip == NULL) {
|
2009-03-25 08:18:35 +08:00
|
|
|
chip = kzalloc(sizeof(*chip), GFP_KERNEL);
|
|
|
|
if (!chip) {
|
|
|
|
dev_err(&spi->dev, "cannot allocate chip data\n");
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
chip->enable_dma = 0;
|
|
|
|
chip_info = spi->controller_data;
|
|
|
|
}
|
|
|
|
|
2009-12-19 01:43:31 +08:00
|
|
|
/* Let people set non-standard bits directly */
|
|
|
|
bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
|
|
|
|
BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* chip_info isn't always needed */
|
|
|
|
if (chip_info) {
|
2007-12-05 15:45:14 +08:00
|
|
|
/* Make sure people stop trying to set fields via ctl_reg
|
|
|
|
* when they should actually be using common SPI framework.
|
2009-10-15 12:13:29 +08:00
|
|
|
* Currently we let through: WOM EMISO PSSE GM SZ.
|
2007-12-05 15:45:14 +08:00
|
|
|
* Not sure if a user actually needs/uses any of these,
|
|
|
|
* but let's assume (for now) they do.
|
|
|
|
*/
|
2009-12-19 01:43:31 +08:00
|
|
|
if (chip_info->ctl_reg & ~bfin_ctl_reg) {
|
2007-12-05 15:45:14 +08:00
|
|
|
dev_err(&spi->dev, "do not set bits in ctl_reg "
|
|
|
|
"that the SPI framework manages\n");
|
2009-03-25 08:18:35 +08:00
|
|
|
goto error;
|
2007-12-05 15:45:14 +08:00
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
chip->enable_dma = chip_info->enable_dma != 0
|
|
|
|
&& drv_data->master_info->enable_dma;
|
|
|
|
chip->ctl_reg = chip_info->ctl_reg;
|
|
|
|
chip->cs_chg_udelay = chip_info->cs_chg_udelay;
|
2009-04-07 10:00:53 +08:00
|
|
|
chip->idle_tx_val = chip_info->idle_tx_val;
|
2009-06-03 17:46:22 +08:00
|
|
|
chip->pio_interrupt = chip_info->pio_interrupt;
|
2009-12-19 01:43:31 +08:00
|
|
|
} else {
|
|
|
|
/* force a default base state */
|
|
|
|
chip->ctl_reg &= bfin_ctl_reg;
|
2009-12-19 01:38:04 +08:00
|
|
|
}
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* translate common spi framework into our register */
|
2010-02-25 18:00:55 +08:00
|
|
|
if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
|
|
|
|
dev_err(&spi->dev, "unsupported spi modes detected\n");
|
|
|
|
goto error;
|
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
if (spi->mode & SPI_CPOL)
|
2009-10-15 12:13:29 +08:00
|
|
|
chip->ctl_reg |= BIT_CTL_CPOL;
|
2007-05-07 05:50:34 +08:00
|
|
|
if (spi->mode & SPI_CPHA)
|
2009-10-15 12:13:29 +08:00
|
|
|
chip->ctl_reg |= BIT_CTL_CPHA;
|
2007-05-07 05:50:34 +08:00
|
|
|
if (spi->mode & SPI_LSB_FIRST)
|
2009-10-15 12:13:29 +08:00
|
|
|
chip->ctl_reg |= BIT_CTL_LSBF;
|
2007-05-07 05:50:34 +08:00
|
|
|
/* we dont support running in slave mode (yet?) */
|
2009-10-15 12:13:29 +08:00
|
|
|
chip->ctl_reg |= BIT_CTL_MASTER;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Notice: for blackfin, the speed_hz is the value of register
|
|
|
|
* SPI_BAUD, not the real baudrate
|
|
|
|
*/
|
|
|
|
chip->baud = hz_to_spi_baud(spi->max_speed_hz);
|
|
|
|
chip->chip_select_num = spi->chip_select;
|
2010-04-06 11:36:24 +08:00
|
|
|
if (chip->chip_select_num < MAX_CTRL_CS) {
|
|
|
|
if (!(spi->mode & SPI_CPHA))
|
|
|
|
dev_warn(&spi->dev, "Warning: SPI CPHA not set:"
|
|
|
|
" Slave Select not under software control!\n"
|
|
|
|
" See Documentation/blackfin/bfin-spi-notes.txt");
|
|
|
|
|
2009-11-17 17:45:59 +08:00
|
|
|
chip->flag = (1 << spi->chip_select) << 8;
|
2010-04-06 11:36:24 +08:00
|
|
|
} else
|
2009-11-17 17:45:59 +08:00
|
|
|
chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
if (chip->enable_dma && chip->pio_interrupt) {
|
|
|
|
dev_err(&spi->dev, "enable_dma is set, "
|
|
|
|
"do not set pio_interrupt\n");
|
|
|
|
goto error;
|
|
|
|
}
|
2009-03-25 08:18:35 +08:00
|
|
|
/*
|
|
|
|
* if any one SPI chip is registered and wants DMA, request the
|
|
|
|
* DMA channel for it
|
|
|
|
*/
|
|
|
|
if (chip->enable_dma && !drv_data->dma_requested) {
|
|
|
|
/* register dma irq handler */
|
|
|
|
ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&spi->dev,
|
|
|
|
"Unable to request BlackFin SPI DMA channel\n");
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
drv_data->dma_requested = 1;
|
|
|
|
|
|
|
|
ret = set_dma_callback(drv_data->dma_channel,
|
|
|
|
bfin_spi_dma_irq_handler, drv_data);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&spi->dev, "Unable to set dma callback\n");
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
dma_disable_irq(drv_data->dma_channel);
|
|
|
|
}
|
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
if (chip->pio_interrupt && !drv_data->irq_requested) {
|
|
|
|
ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
|
2011-10-22 17:56:55 +08:00
|
|
|
0, "BFIN_SPI", drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
if (ret) {
|
|
|
|
dev_err(&spi->dev, "Unable to register spi IRQ\n");
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
drv_data->irq_requested = 1;
|
|
|
|
/* we use write mode, spi irq has to be disabled here */
|
|
|
|
disable_irq(drv_data->spi_irq);
|
|
|
|
}
|
|
|
|
|
2009-11-17 17:45:59 +08:00
|
|
|
if (chip->chip_select_num >= MAX_CTRL_CS) {
|
2010-10-22 14:01:47 +08:00
|
|
|
/* Only request on first setup */
|
|
|
|
if (spi_get_ctldata(spi) == NULL) {
|
|
|
|
ret = gpio_request(chip->cs_gpio, spi->modalias);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&spi->dev, "gpio_request() error\n");
|
|
|
|
goto pin_error;
|
|
|
|
}
|
|
|
|
gpio_direction_output(chip->cs_gpio, 1);
|
2009-03-25 08:18:35 +08:00
|
|
|
}
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2007-10-18 18:06:30 +08:00
|
|
|
dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
|
2009-12-19 01:38:04 +08:00
|
|
|
spi->modalias, spi->bits_per_word, chip->enable_dma);
|
2007-05-21 18:32:16 +08:00
|
|
|
dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
|
2007-05-07 05:50:34 +08:00
|
|
|
chip->ctl_reg, chip->flag);
|
|
|
|
|
|
|
|
spi_set_ctldata(spi, chip);
|
|
|
|
|
2007-12-05 15:45:16 +08:00
|
|
|
dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
|
2009-11-17 17:45:59 +08:00
|
|
|
if (chip->chip_select_num < MAX_CTRL_CS) {
|
2009-03-25 08:18:35 +08:00
|
|
|
ret = peripheral_request(ssel[spi->master->bus_num]
|
|
|
|
[chip->chip_select_num-1], spi->modalias);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&spi->dev, "peripheral_request() error\n");
|
|
|
|
goto pin_error;
|
|
|
|
}
|
|
|
|
}
|
2007-12-05 15:45:16 +08:00
|
|
|
|
2009-06-17 18:10:53 +08:00
|
|
|
bfin_spi_cs_enable(drv_data, chip);
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_cs_deactive(drv_data, chip);
|
2007-12-05 15:45:21 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
return 0;
|
2009-03-25 08:18:35 +08:00
|
|
|
|
|
|
|
pin_error:
|
2009-11-17 17:45:59 +08:00
|
|
|
if (chip->chip_select_num >= MAX_CTRL_CS)
|
2009-03-25 08:18:35 +08:00
|
|
|
gpio_free(chip->cs_gpio);
|
|
|
|
else
|
|
|
|
peripheral_free(ssel[spi->master->bus_num]
|
|
|
|
[chip->chip_select_num - 1]);
|
|
|
|
error:
|
|
|
|
if (chip) {
|
|
|
|
if (drv_data->dma_requested)
|
|
|
|
free_dma(drv_data->dma_channel);
|
|
|
|
drv_data->dma_requested = 0;
|
|
|
|
|
|
|
|
kfree(chip);
|
|
|
|
/* prevent free 'chip' twice */
|
|
|
|
spi_set_ctldata(spi, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* callback for spi framework.
|
|
|
|
* clean driver specific data
|
|
|
|
*/
|
2009-04-07 10:00:50 +08:00
|
|
|
static void bfin_spi_cleanup(struct spi_device *spi)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
|
|
|
|
struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:51 +08:00
|
|
|
if (!chip)
|
|
|
|
return;
|
|
|
|
|
2009-11-17 17:45:59 +08:00
|
|
|
if (chip->chip_select_num < MAX_CTRL_CS) {
|
2007-12-05 15:45:16 +08:00
|
|
|
peripheral_free(ssel[spi->master->bus_num]
|
|
|
|
[chip->chip_select_num-1]);
|
2009-06-17 18:10:53 +08:00
|
|
|
bfin_spi_cs_disable(drv_data, chip);
|
2009-11-17 17:45:59 +08:00
|
|
|
} else
|
2009-04-07 10:00:51 +08:00
|
|
|
gpio_free(chip->cs_gpio);
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
kfree(chip);
|
2009-03-25 08:18:35 +08:00
|
|
|
/* prevent free 'chip' twice */
|
|
|
|
spi_set_ctldata(spi, NULL);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2011-06-17 16:16:58 +08:00
|
|
|
static int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
INIT_LIST_HEAD(&drv_data->queue);
|
|
|
|
spin_lock_init(&drv_data->lock);
|
|
|
|
|
2009-09-24 08:41:49 +08:00
|
|
|
drv_data->running = false;
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->busy = 0;
|
|
|
|
|
|
|
|
/* init transfer tasklet */
|
|
|
|
tasklet_init(&drv_data->pump_transfers,
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_pump_transfers, (unsigned long)drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* init messages workqueue */
|
2009-04-07 10:00:50 +08:00
|
|
|
INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
|
2009-03-25 07:38:21 +08:00
|
|
|
drv_data->workqueue = create_singlethread_workqueue(
|
|
|
|
dev_name(drv_data->master->dev.parent));
|
2007-05-07 05:50:34 +08:00
|
|
|
if (drv_data->workqueue == NULL)
|
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-06-17 16:16:58 +08:00
|
|
|
static int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
|
|
|
|
2009-09-24 08:41:49 +08:00
|
|
|
if (drv_data->running || drv_data->busy) {
|
2007-05-07 05:50:34 +08:00
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
2009-09-24 08:41:49 +08:00
|
|
|
drv_data->running = true;
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data->cur_msg = NULL;
|
|
|
|
drv_data->cur_transfer = NULL;
|
|
|
|
drv_data->cur_chip = NULL;
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
|
|
|
|
queue_work(drv_data->workqueue, &drv_data->pump_messages);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-06-17 16:16:58 +08:00
|
|
|
static int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
unsigned limit = 500;
|
|
|
|
int status = 0;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is a bit lame, but is optimized for the common execution path.
|
|
|
|
* A wait_queue on the drv_data->busy could be used, but then the common
|
|
|
|
* execution path (pump_messages) would be required to call wake_up or
|
|
|
|
* friends on every SPI message. Do this instead
|
|
|
|
*/
|
2009-09-24 08:41:49 +08:00
|
|
|
drv_data->running = false;
|
2011-04-06 22:49:15 +08:00
|
|
|
while ((!list_empty(&drv_data->queue) || drv_data->busy) && limit--) {
|
2007-05-07 05:50:34 +08:00
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
msleep(10);
|
|
|
|
spin_lock_irqsave(&drv_data->lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!list_empty(&drv_data->queue) || drv_data->busy)
|
|
|
|
status = -EBUSY;
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&drv_data->lock, flags);
|
|
|
|
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
2011-06-17 16:16:58 +08:00
|
|
|
static int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
int status;
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_stop_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0)
|
|
|
|
return status;
|
|
|
|
|
|
|
|
destroy_workqueue(drv_data->workqueue);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-02-05 21:27:35 +08:00
|
|
|
static int bfin_spi_probe(struct platform_device *pdev)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct bfin5xx_spi_master *platform_info;
|
|
|
|
struct spi_master *master;
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data;
|
2007-12-05 15:45:15 +08:00
|
|
|
struct resource *res;
|
2007-05-07 05:50:34 +08:00
|
|
|
int status = 0;
|
|
|
|
|
2013-07-30 15:58:59 +08:00
|
|
|
platform_info = dev_get_platdata(dev);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Allocate master with space for drv_data */
|
2009-09-24 09:28:54 +08:00
|
|
|
master = spi_alloc_master(dev, sizeof(*drv_data));
|
2007-05-07 05:50:34 +08:00
|
|
|
if (!master) {
|
|
|
|
dev_err(&pdev->dev, "can not alloc spi_master\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
2007-12-05 15:45:12 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
drv_data = spi_master_get_devdata(master);
|
|
|
|
drv_data->master = master;
|
|
|
|
drv_data->master_info = platform_info;
|
|
|
|
drv_data->pdev = pdev;
|
2007-12-05 15:45:22 +08:00
|
|
|
drv_data->pin_req = platform_info->pin_req;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-06-18 07:26:04 +08:00
|
|
|
/* the spi->mode bits supported by this driver: */
|
|
|
|
master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
|
2013-05-22 10:36:35 +08:00
|
|
|
master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
|
2007-05-07 05:50:34 +08:00
|
|
|
master->bus_num = pdev->id;
|
|
|
|
master->num_chipselect = platform_info->num_chipselect;
|
2009-04-07 10:00:50 +08:00
|
|
|
master->cleanup = bfin_spi_cleanup;
|
|
|
|
master->setup = bfin_spi_setup;
|
|
|
|
master->transfer = bfin_spi_transfer;
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2007-12-05 15:45:15 +08:00
|
|
|
/* Find and map our resources */
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (res == NULL) {
|
|
|
|
dev_err(dev, "Cannot get IORESOURCE_MEM\n");
|
|
|
|
status = -ENOENT;
|
|
|
|
goto out_error_get_res;
|
|
|
|
}
|
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
drv_data->regs = ioremap(res->start, resource_size(res));
|
|
|
|
if (drv_data->regs == NULL) {
|
2007-12-05 15:45:15 +08:00
|
|
|
dev_err(dev, "Cannot map IO\n");
|
|
|
|
status = -ENXIO;
|
|
|
|
goto out_error_ioremap;
|
|
|
|
}
|
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
|
|
|
|
if (res == NULL) {
|
2007-12-05 15:45:15 +08:00
|
|
|
dev_err(dev, "No DMA channel specified\n");
|
|
|
|
status = -ENOENT;
|
2009-06-03 17:46:22 +08:00
|
|
|
goto out_error_free_io;
|
|
|
|
}
|
|
|
|
drv_data->dma_channel = res->start;
|
|
|
|
|
|
|
|
drv_data->spi_irq = platform_get_irq(pdev, 0);
|
|
|
|
if (drv_data->spi_irq < 0) {
|
|
|
|
dev_err(dev, "No spi pio irq specified\n");
|
|
|
|
status = -ENOENT;
|
|
|
|
goto out_error_free_io;
|
2007-12-05 15:45:15 +08:00
|
|
|
}
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Initial and start queue */
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_init_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0) {
|
2007-12-05 15:45:15 +08:00
|
|
|
dev_err(dev, "problem initializing queue\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
goto out_error_queue_alloc;
|
|
|
|
}
|
2007-12-05 15:45:15 +08:00
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_start_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0) {
|
2007-12-05 15:45:15 +08:00
|
|
|
dev_err(dev, "problem starting queue\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
goto out_error_queue_alloc;
|
|
|
|
}
|
|
|
|
|
2008-04-09 08:41:57 +08:00
|
|
|
status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
|
|
|
|
if (status != 0) {
|
|
|
|
dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
|
|
|
|
goto out_error_queue_alloc;
|
|
|
|
}
|
|
|
|
|
2009-05-22 09:11:02 +08:00
|
|
|
/* Reset SPI registers. If these registers were used by the boot loader,
|
|
|
|
* the sky may fall on your head if you enable the dma controller.
|
|
|
|
*/
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
|
|
|
|
bfin_write(&drv_data->regs->flg, 0xFF00);
|
2009-05-22 09:11:02 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Register with the SPI framework */
|
|
|
|
platform_set_drvdata(pdev, drv_data);
|
|
|
|
status = spi_register_master(master);
|
|
|
|
if (status != 0) {
|
2007-12-05 15:45:15 +08:00
|
|
|
dev_err(dev, "problem registering spi master\n");
|
2007-05-07 05:50:34 +08:00
|
|
|
goto out_error_queue_alloc;
|
|
|
|
}
|
2007-12-05 15:45:15 +08:00
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
dev_info(dev, "%s, Version %s, regs@%p, dma channel@%d\n",
|
|
|
|
DRV_DESC, DRV_VERSION, drv_data->regs,
|
2007-12-05 15:45:18 +08:00
|
|
|
drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
return status;
|
|
|
|
|
2007-12-05 15:45:13 +08:00
|
|
|
out_error_queue_alloc:
|
2009-04-07 10:00:50 +08:00
|
|
|
bfin_spi_destroy_queue(drv_data);
|
2009-06-03 17:46:22 +08:00
|
|
|
out_error_free_io:
|
2011-06-17 16:16:56 +08:00
|
|
|
iounmap(drv_data->regs);
|
2007-12-05 15:45:15 +08:00
|
|
|
out_error_ioremap:
|
|
|
|
out_error_get_res:
|
2007-05-07 05:50:34 +08:00
|
|
|
spi_master_put(master);
|
2007-12-05 15:45:13 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* stop hardware and remove the driver */
|
2012-12-08 00:57:14 +08:00
|
|
|
static int bfin_spi_remove(struct platform_device *pdev)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
|
2007-05-07 05:50:34 +08:00
|
|
|
int status = 0;
|
|
|
|
|
|
|
|
if (!drv_data)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Remove the queue */
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_destroy_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0)
|
|
|
|
return status;
|
|
|
|
|
|
|
|
/* Disable the SSP at the peripheral and SOC level */
|
|
|
|
bfin_spi_disable(drv_data);
|
|
|
|
|
|
|
|
/* Release DMA */
|
|
|
|
if (drv_data->master_info->enable_dma) {
|
2007-12-05 15:45:18 +08:00
|
|
|
if (dma_channel_active(drv_data->dma_channel))
|
|
|
|
free_dma(drv_data->dma_channel);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
|
|
|
|
2009-06-03 17:46:22 +08:00
|
|
|
if (drv_data->irq_requested) {
|
|
|
|
free_irq(drv_data->spi_irq, drv_data);
|
|
|
|
drv_data->irq_requested = 0;
|
|
|
|
}
|
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
/* Disconnect from the SPI framework */
|
|
|
|
spi_unregister_master(drv_data->master);
|
|
|
|
|
2007-12-05 15:45:22 +08:00
|
|
|
peripheral_free_list(drv_data->pin_req);
|
2007-12-05 15:45:13 +08:00
|
|
|
|
2007-05-07 05:50:34 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
2009-04-07 10:00:50 +08:00
|
|
|
static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
|
2007-05-07 05:50:34 +08:00
|
|
|
int status = 0;
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_stop_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0)
|
|
|
|
return status;
|
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
drv_data->ctrl_reg = bfin_read(&drv_data->regs->ctl);
|
|
|
|
drv_data->flag_reg = bfin_read(&drv_data->regs->flg);
|
2009-11-18 17:43:21 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* reset SPI_CTL and SPI_FLG registers
|
|
|
|
*/
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
|
|
|
|
bfin_write(&drv_data->regs->flg, 0xFF00);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
static int bfin_spi_resume(struct platform_device *pdev)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2010-10-18 14:45:22 +08:00
|
|
|
struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
|
2007-05-07 05:50:34 +08:00
|
|
|
int status = 0;
|
|
|
|
|
2011-06-17 16:16:56 +08:00
|
|
|
bfin_write(&drv_data->regs->ctl, drv_data->ctrl_reg);
|
|
|
|
bfin_write(&drv_data->regs->flg, drv_data->flag_reg);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
|
|
|
/* Start the queue running */
|
2009-04-07 10:00:50 +08:00
|
|
|
status = bfin_spi_start_queue(drv_data);
|
2007-05-07 05:50:34 +08:00
|
|
|
if (status != 0) {
|
|
|
|
dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
|
|
|
|
return status;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
2009-04-07 10:00:50 +08:00
|
|
|
#define bfin_spi_suspend NULL
|
|
|
|
#define bfin_spi_resume NULL
|
2007-05-07 05:50:34 +08:00
|
|
|
#endif /* CONFIG_PM */
|
|
|
|
|
2008-04-11 12:29:20 +08:00
|
|
|
MODULE_ALIAS("platform:bfin-spi");
|
2009-04-07 10:00:50 +08:00
|
|
|
static struct platform_driver bfin_spi_driver = {
|
2007-08-31 14:56:24 +08:00
|
|
|
.driver = {
|
2007-12-05 15:45:15 +08:00
|
|
|
.name = DRV_NAME,
|
2007-05-21 18:32:16 +08:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
},
|
2009-04-07 10:00:50 +08:00
|
|
|
.suspend = bfin_spi_suspend,
|
|
|
|
.resume = bfin_spi_resume,
|
2012-12-08 00:57:14 +08:00
|
|
|
.remove = bfin_spi_remove,
|
2007-05-07 05:50:34 +08:00
|
|
|
};
|
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
static int __init bfin_spi_init(void)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:50 +08:00
|
|
|
return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
2010-07-01 22:34:10 +08:00
|
|
|
subsys_initcall(bfin_spi_init);
|
2007-05-07 05:50:34 +08:00
|
|
|
|
2009-04-07 10:00:50 +08:00
|
|
|
static void __exit bfin_spi_exit(void)
|
2007-05-07 05:50:34 +08:00
|
|
|
{
|
2009-04-07 10:00:50 +08:00
|
|
|
platform_driver_unregister(&bfin_spi_driver);
|
2007-05-07 05:50:34 +08:00
|
|
|
}
|
2009-04-07 10:00:50 +08:00
|
|
|
module_exit(bfin_spi_exit);
|